

3A, Ultra-Low Noise, High PSRR, 45mV Dropout Ultra-Fast Linear Regulator

#### **FEATURES**

► Ultra-low RMS Noise: 1.2µV<sub>RMS</sub> (10Hz to 100kHz)

► Ultra-low Spot Noise: 3nV/√Hz at 10kHz

► Ultra-low 1/f Noise: 7µV<sub>P-P</sub> from 0.1Hz to 10Hz

► High-Frequency PSRR: 52dB at 1MHz

► Ultra-fast Transient Response

Dropout Voltage: 45mV Typical

▶ Digitally Programmable V<sub>OUT</sub>: 0.5V to 4.2V

▶ Output Tolerance: ±1.5% Over Line, Load, and **Temperature** 

► Precision Current Monitor: ±3% accuracy at 3A

► Programmable Current Limit: ±3% at 3A

► Input Range: 0.6V to 5.5V

▶ Digital Output Margining: ±2.5%

► Stable with Ceramic Output Capacitors (10µF Minimum)

► Parallel Multiple Devices for Higher Current

► VIOC Pin to Control Upstream Switching Converter

► Precision Enable/Under Voltage Lock Out (UVLO)

► Power Good (PG) Flag

► Temperature Monitor

▶ 22-Lead (3mm x 4mm) LQFN Package

#### **APPLICATIONS**

► RF Power Supplies: PLLs, VCOs, Mixers, LNAs, PAs

► High Speed/High Precision Data Converters

► Low Noise Instrumentation

Post-Regulator for Switching Supplies

► FPGA and DSP Power Supplies

► Medical Applications

#### SIMPLIFIED APPLICATION DIAGRAM



Figure 1. Simplified Application Diagram

#### **GENERAL DESCRIPTION**

The LT®3073 is a low voltage, ultra-low noise, and ultra-fast transient response linear regulator. The device supplies up to 3A with a typical dropout voltage of 45mV. A 4.7μF reference bypass capacitor decreases output voltage noise to 1.2μV<sub>RMS</sub>. The wide bandwidth and high PSRR permit the use of small ceramic capacitors, saving bulk capacitance and cost. The LT3073 is ideal for powering high-performance FPGAs, data converters, RF, and noise-sensitive signal chain applications.

The output voltage is digitally selectable in 50mV increments from 0.5V to 1.2V, 100mV increments from 1.2V to 1.8V, and discrete levels at 2V, 2.5V, 3V, 3.3V, and 4.2V. The LT3073's unity-gain operation provides virtually constant output noise, PSRR, bandwidth, and load regulation independent of the programmed output voltage. In addition, the LT3073 incorporates a unique tracking feature (VIOC) to control the upstream switching regulator to maintain a constant voltage across the LT3073 and minimize power dissipation.

A precision current monitor provides power monitoring for system energy management, while precision current limiting allows users to minimize input power supply size and cost. Built-in protection includes UVLO, internal current limit, and thermal shutdown with hysteresis. The LT3073 is available in a compact 22-lead (3mm X 4mm) LQFN package (Laminate package with QFN footprint).



Figure 2. Transient Response

# **TABLE OF CONTENTS**

| Features                                           | 1  |
|----------------------------------------------------|----|
| Applications                                       | 1  |
| General Description                                | 1  |
| Simplified Application Diagram                     | 1  |
| Revision History                                   | 2  |
| Specifications                                     | 3  |
| Absolute Maximum Ratings                           | 7  |
| Thermal Resistance                                 | 8  |
| Electrostatic Discharge (ESD)                      | 8  |
| ESD Ratings                                        | 8  |
| ESD Caution                                        | 8  |
| Pin Configurations and Function Descriptions       | 9  |
| Typical Performance Characteristics                | 12 |
| Functional Diagrams                                | 23 |
| Applications Information                           | 24 |
| Output Voltage                                     | 24 |
| REF – Voltage Reference                            | 25 |
| Output Voltage Digital Margining                   | 25 |
| Enable Function – Turning ON and OFF               | 25 |
| BIAS Under Voltage Lock Out                        | 25 |
| High Efficiency Linear Regulator – Input-to-Output | 25 |

| Power Good                                               | 26  |
|----------------------------------------------------------|-----|
| Stability and Output Capacitance                         | .27 |
| Stability and Input Capacitance                          | .28 |
| BIAS/BIASF Pin Requirements                              | .28 |
| Load Regulation                                          | .28 |
| PCB Layout Considerations                                | .28 |
| Protection Features                                      | .29 |
| Current Monitor and Externally Programmable Curren Limit |     |
| Thermal Considerations                                   | .29 |
| Calculating Junction Temperature                         | .30 |
| Paralleling Devices for Higher Output Current            | .30 |
| Output Noise                                             | .31 |
| Filtering High Frequency Spikes                          | .31 |
| Fast Start-Up                                            | .31 |
| Temperature Monitoring                                   | .31 |
| Typical Application Circuits                             | .32 |
| Outline Dimensions                                       | .34 |
| Ordering Guide                                           | .34 |
| Polated Parts                                            | 25  |

# **REVISION HISTORY**

1/2023 - Rev 0: Initial Release for Product Intro

# **SPECIFICATIONS**

#### **Table 1. Electrical Characteristics**

(All typical specifications are at  $T_J$  (Junction Temperature) = 25°C and all min and max specifications are across the entire operating temperature range unless otherwise noted.  $C_{OUT}$  = 22 $\mu$ F,  $C_{REF}$  = 4.7 $\mu$ F,  $C_{BIASF}$  = 2.2 $\mu$ F,  $R_{MON}$  = 0.8 $k\Omega$ , unless otherwise noted.)

| PARAMETER                            | SYMBOL                     | CONDITIONS/CO                                                                                                                                        | MMENTS                                                  | MIN    | TYP   | MAX    | UNITS  |
|--------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------|-------|--------|--------|
| IN Pin Voltage                       | V <sub>IN</sub>            |                                                                                                                                                      |                                                         |        |       | 5.5    | V      |
| BIAS Pin Voltage <sup>1</sup>        | V <sub>BIAS</sub>          |                                                                                                                                                      |                                                         | 2.375  |       | 5.5    | V      |
|                                      |                            | $V_{OUT} = 0.5V,$<br>$50mA \le I_{OUT} \le 3A, 0$                                                                                                    | $.7V \le V_{IN} \le 0.9V$                               | 0.4925 | 0.500 | 0.5075 |        |
| Regulated Output                     | .,,                        | $V_{OUT} = 1.2V,$<br>$10mA \le I_{OUT} \le 3A, 1$                                                                                                    | .4V ≤ V <sub>IN</sub> ≤ 1.6V                            | 1.182  | 1.200 | 1.218  |        |
| Voltage                              | V <sub>OUT</sub>           | $V_{OUT} = 3.3V,$<br>$10mA \le I_{OUT} \le 3A, 3$                                                                                                    | .5V ≤ V <sub>IN</sub> ≤ 3.7V                            | 3.2505 | 3.300 | 3.3495 | V      |
|                                      |                            | $V_{OUT} = 4.2V,$<br>$10mA \le I_{OUT} \le 3A, 4$                                                                                                    | .4V ≤ V <sub>IN</sub> ≤ 4.6V                            | 4.137  | 4.200 | 4.263  |        |
| Regulated Output                     |                            | MARG = V <sub>BIAS</sub>                                                                                                                             |                                                         | 2.2    | 2.5   | 2.9    | %      |
| Voltage Margining                    |                            | MARG = GND                                                                                                                                           |                                                         | -2.9   | -2.5  | -2.2   | 90     |
| Line Degulation to V                 | ΔV <sub>OUT</sub> =        | $V_{OUT} = 0.5V, \Delta V_{IN} = V_{BIAS} = 2.375V, I_{OUT} = 0.5V$                                                                                  |                                                         |        |       | 0.5    | - mV   |
| Line Regulation to V <sub>IN</sub>   | f(ΔV <sub>IN</sub> )       | $V_{OUT} = 4.2V$ , $\Delta V_{IN} = 4.4V$ to 5.5V,<br>$V_{BIAS} = 5.5V$ , $I_{OUT} = 10$ mA                                                          |                                                         |        |       | 0.6    | IIIV   |
|                                      |                            | $V_{OUT} = 0.5V$ , $\Delta V_{BIAS} = 2.375V$ to 5.5V,<br>$V_{IN} = 0.7V$ , $I_{OUT} = 50$ mA<br>$V_{OUT} = 3.3V$ , $\Delta V_{DIAS} = 4.5V$ to 5.5V |                                                         |        |       | 0.25   |        |
| Line Regulation to V <sub>BIAS</sub> | $\Delta V_{OUT} = V_{OUT}$ |                                                                                                                                                      |                                                         |        |       | 2      | mV     |
|                                      |                            | $\Delta I_{OUT} = 50 \text{mA to}$ 3A                                                                                                                | $V_{BIAS} = 2.375V, V_{IN}$<br>= 0.7V, $V_{OUT} = 0.5V$ |        |       | 0.6    |        |
| Load Regulation <sup>1</sup>         | ΔV <sub>OUT</sub> =        |                                                                                                                                                      | $V_{BIAS} = 2.4V, V_{IN} = 1.4V, V_{OUT} = 1.2V$        |        |       | 1.2    | mV     |
| Load Regulation -                    | f(ΔI <sub>OUT</sub> )      | $\Delta I_{OUT} = 10$ mA to 3A                                                                                                                       | $V_{BIAS} = 4.5V, V_{IN} = 3.5V, V_{OUT} = 3.3V$        |        |       | 3.3    | ] '''V |
|                                      |                            |                                                                                                                                                      | $V_{BIAS} = 5.4V, V_{IN} = 4.4V, V_{OUT} = 4.2V$        |        |       | 4.2    |        |
|                                      |                            | $V_{IN} = V_{OUT(NOMINAL)},$                                                                                                                         | T <sub>J</sub> = 25°C                                   |        | 15    | 22     |        |
| Dropout Voltage?                     | V                          | $V_{BIAS} \ge V_{OUT} + 1.2V,$ $I_{OUT} = 1A$                                                                                                        |                                                         |        |       | 33     | m\/    |
| Dropout Voltage <sup>2</sup>         | $V_{DO}$                   | $V_{IN} = V_{OUT(NOMINAL)},$                                                                                                                         | T <sub>J</sub> = 25°C                                   |        | 30    | 44     | mV     |
|                                      |                            | $V_{BIAS} \ge V_{OUT} + 1.2V,$ $I_{OUT} = 2A$                                                                                                        |                                                         |        |       | 66     |        |

analog.com Rev 0. 3 of 37

(All typical specifications are at  $T_J$  (Junction Temperature) = 25°C and all min and max specifications are across the entire operating temperature range unless otherwise noted.  $C_{OUT}$  = 22 $\mu$ F,  $C_{REF}$  = 4.7 $\mu$ F,  $C_{BIASF}$  = 2.2 $\mu$ F,  $R_{MON}$  = 0.8 $k\Omega$ , unless otherwise noted.)

| PARAMETER                                | SYMBOL                | CONDITIONS/COMMENTS                                                       | MIN   | TYP   | MAX   | UNITS |
|------------------------------------------|-----------------------|---------------------------------------------------------------------------|-------|-------|-------|-------|
|                                          |                       | $V_{IN} = V_{OUT(NOMINAL)},$ $T_J = 25^{\circ}C$                          |       | 45    | 65    |       |
| Dropout Voltage <sup>2</sup>             | $V_{DO}$              | V <sub>BIAS</sub> ≥ V <sub>OUT</sub> + 1.2V,                              |       |       | 100   | mV    |
|                                          |                       | I <sub>OUT</sub> = 3A                                                     |       |       | 100   |       |
| Minimum Load Current                     | I <sub>OUT(MIN)</sub> | V <sub>OUT</sub> ≥ 0.8V                                                   |       |       | 10    | mA    |
|                                          | 1001(MIN)             | V <sub>OUT</sub> < 0.8V                                                   |       |       | 50    |       |
| Ground Pin Current                       | $I_{GND}$             | $V_{BIAS} = 5.5V, V_{IN} = 1.5V, V_{OUT} = 1.2V, I_{OU} = 10mA$           | JT    | 4.3   | 6.5   | - mA  |
| Ground i in current                      | IGND                  | $V_{BIAS} = 5.5V$ , $V_{IN} = 1.5V$ , $V_{OUT} = 1.2V$ , $I_{OU} = 3A$    | ΤU    | 5.2   | 7     | IIIA  |
| DIAC Dia Courset                         |                       | $V_{IN} = 1.4V$ , $V_{OUT} = 1.2V$ , $V_{BIAS} = 3.3V$ , $I_{OU} = 10$ mA | ΙΤ    | 4.3   | 6.5   | A     |
| BIAS Pin Current                         | I <sub>BIAS</sub>     | $V_{IN} = 1.4V$ , $V_{OUT} = 1.2V$ , $V_{BIAS} = 3.3V$ , $I_{OU} = 3A$    | JT    | 5.8   | 8     | - mA  |
| BIAS Pin Current in                      | I <sub>BIAS_DO</sub>  | $V_{BIAS} = V_{OUT} + 1.2V$ , $V_{IN} = V_{OUT(NOMINAL)}$ , $I_{OUT}$     |       | 5.4   | 7.5   | mA    |
| Dropout <sup>2</sup>                     |                       | $V_{BIAS} = 5.5V$ , $V_{IN} = V_{OUT(NOMINAL)}$ , $I_{OUT} = 3A$          |       | 35    | 50    |       |
| BIAS Pin Nap Mode<br>Current             | I <sub>BIAS_NAP</sub> | V <sub>BIAS</sub> = 5.5V, EN = 0V                                         |       |       | 10    | μΑ    |
| IN Pin Nap Mode Current                  | I <sub>IN_NAP</sub>   | V <sub>IN</sub> = 5.5V, EN = 0V                                           |       | 20    | 500   | μΑ    |
| IMON Output Current                      |                       | $I_{OUT} = 3A, V_{IN} - V_{OUT} = 0.2V$                                   | 0.98  | 1.0   | 1.03  | mA    |
|                                          |                       | $I_{OUT} = 1A, V_{IN} - V_{OUT} = 0.2V$                                   | 313.3 | 333.3 | 353.3 | μΑ    |
| I <sub>out</sub> /I <sub>MON</sub> Ratio |                       | $I_{OUT} = 3A, V_{IN} - V_{OUT} = 0.2V$                                   | 2912  | 3000  | 3060  |       |
| TOUT/ IMON INACIO                        |                       | $I_{OUT} = 1A, V_{IN} - V_{OUT} = 0.2V$                                   | 2820  | 3000  | 3180  |       |
| IMON Shutdown Current                    |                       | $V_{BIAS} = 5.0V$ , $EN = 0V$                                             |       |       | 1     | μΑ    |
| Programmable Current                     | I <sub>LIM(P)</sub>   | $R_{MON} = 1k\Omega$                                                      | 2.93  | 3.0   | 3.07  | A     |
| Limit 3                                  | ILIM(P)               | $R_{MON} = 3k\Omega$                                                      | 0.94  | 1.0   | 1.06  |       |
| Internal Current Limit 3                 | I <sub>LIM(I)</sub>   | $V_{IN} = 1.5V$ , $\Delta V_{OUT} = -5\%$ , $V_{BIAS} = 5.5V$             |       | 4.5   | 5.5   | Α     |
| V <sub>OUT</sub> Threshold for Power     |                       | Percentage of V <sub>OUT(NOMINAL)</sub> , V <sub>OUT</sub> Risir          | g 91  | 93    | 95    |       |
| Good                                     |                       | Percentage of $V_{\text{OUT(NOMINAL)}}$ , $V_{\text{OUT}}$<br>Falling     | 88    | 90    | 92    | %     |
| PG V <sub>OL</sub>                       |                       | I <sub>PG</sub> = 200μA (Fault Condition)                                 |       | 60    | 100   | mV    |
| PG V <sub>OH</sub> Leakage               |                       | $V_{PG} = V_{BIAS} = 5V$                                                  |       |       | 1     | μΑ    |
| Fast Start-Up REF Pin<br>Current         |                       |                                                                           |       | 2     |       | mA    |
| Fast Start-Up Turn Off<br>Threshold      |                       | Measured as percentage of final REF pin voltage                           |       | 98.8  | 101.5 | %     |
| TEMP Output Scale 4                      |                       |                                                                           |       | 10    |       | mV/°C |

analog.com Rev 0. 4 of 37

(All typical specifications are at  $T_J$  (Junction Temperature) = 25°C and all min and max specifications are across the entire operating temperature range unless otherwise noted.  $C_{OUT}$  = 22 $\mu$ F,  $C_{REF}$  = 4.7 $\mu$ F,  $C_{BIASF}$  = 2.2 $\mu$ F,  $R_{MON}$  = 0.8 $k\Omega$ , unless otherwise noted.)

| PARAMETER                                                                                                        | SYMBOL               | CONDITIONS/COMMENTS                                                                                                 | MIN  | TYP  | MAX  | UNITS |  |
|------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|-------|--|
| TEMP Output Face # 4                                                                                             |                      | $T_J = 25^{\circ}C$ , $V_{TEMP} = 250 \text{mV}$                                                                    | -5   |      | 5    | 00    |  |
| TEMP Output Error 4                                                                                              |                      | 0°C < T」 ≤ 125°C                                                                                                    | -9   |      | 9    | - °C  |  |
| The area of Chartelesses                                                                                         |                      | T」Rising                                                                                                            |      | 168  |      | °C    |  |
| Thermal Shutdown                                                                                                 |                      | Hysteresis                                                                                                          |      | 7    |      |       |  |
| V <sub>BIAS</sub> Undervoltage                                                                                   |                      | $EN = V_{BIAS}$ , $V_{IN} = 0V$ , $V_{OUT} = 0V$ , $V_{BIAS}$<br>Rising                                             | 2.16 | 2.2  | 2.24 | .,    |  |
| Lockout                                                                                                          |                      | $EN = V_{BIAS}$ , $V_{IN} = 0V$ , $V_{OUT} = 0V$ , $V_{BIAS}$<br>Falling                                            | 2.03 | 2.07 | 2.11 | - V   |  |
|                                                                                                                  |                      | VIOC Amplifier Gain                                                                                                 |      | 1    |      | V/V   |  |
| Innut to Outnut                                                                                                  |                      | VIOC Amplifier Offset                                                                                               |      | 800  |      |       |  |
| Input to Output Differential Voltage Control (VIOC) 5                                                            |                      | VIOC Amplifier Accuracy, V <sub>IN</sub> - V <sub>OUT</sub> = 300mV                                                 | -20  |      | 20   | mV    |  |
| Control (vioc) -                                                                                                 |                      | VIOC Pin Source Current: V <sub>BIAS</sub> > VIOC<br>+1V                                                            | 200  |      |      | μΑ    |  |
| V <sub>IL</sub> Input Threshold<br>(Logic-0 State) V <sub>00</sub> , V <sub>01</sub> ,<br>V <sub>02</sub> , MARG |                      | Input Falling                                                                                                       | 0.3  |      |      | V     |  |
| V <sub>IZ</sub> Input Range (Logic-Z<br>State) V <sub>00</sub> , V <sub>01</sub> , V <sub>02</sub> , MARG        |                      |                                                                                                                     | 0.95 |      | 1.15 | V     |  |
| V <sub>IH</sub> Input Threshold<br>(Logic-1 State) V <sub>00</sub> , V <sub>01</sub> ,<br>V <sub>02</sub> , MARG |                      | Input Rising                                                                                                        |      |      | 1.97 | V     |  |
| Input Hysteresis V <sub>00</sub> , V <sub>01</sub> , V <sub>02</sub> , MARG                                      |                      | Rising and Falling                                                                                                  |      | 80   |      | mV    |  |
| Input Pin Sink Current<br>V <sub>00</sub> , V <sub>01</sub> , V <sub>02</sub> , MARG                             |                      |                                                                                                                     |      |      | 50   | μΑ    |  |
| EN Pin Threshold                                                                                                 |                      | EN Trip Point Rising (Turn-On), V <sub>BIAS</sub> = 2.375V                                                          | 1.20 | 1.26 | 1.32 | V     |  |
| EN Pin Hysteresis                                                                                                |                      | EN Trip Point Hysteresis, V <sub>BIAS</sub> = 2.375V                                                                |      | 80   |      | mV    |  |
|                                                                                                                  |                      | V <sub>EN</sub> = 0V, V <sub>BIAS</sub> = 5.5V                                                                      |      |      | ±1   |       |  |
| EN Pin Current                                                                                                   | I <sub>EN</sub>      | V <sub>EN</sub> = 1.3V, V <sub>BIAS</sub> = 5.5V                                                                    |      | 0.5  |      | μΑ    |  |
|                                                                                                                  |                      | $V_{EN} = 5.5V, V_{BIAS} = 0V$                                                                                      |      | 10   | 20   |       |  |
| V <sub>BIAS</sub> Ripple Rejection                                                                               | PSRR <sub>BIAS</sub> | $V_{BIAS} = 2.7V(Avg),$ $V_{RIPPLE} = 500 mV_{P-P},$ $V_{IN} = 1.5V, V_{OUT} = f_{RIPPLE} = 120 Hz,$ $I_{OUT} = 3A$ |      | 106  |      | dB    |  |

analog.com Rev 0. 5 of 37

(All typical specifications are at  $T_J$  (Junction Temperature) = 25°C and all min and max specifications are across the entire operating temperature range unless otherwise noted.  $C_{OUT}$  = 22 $\mu$ F,  $C_{REF}$  = 4.7 $\mu$ F,  $C_{BIASF}$  = 2.2 $\mu$ F,  $R_{MON}$  = 0.8 $k\Omega$ , unless otherwise noted.)

| PARAMETER                                  | SYMBOL                                                        | CONDITIONS/COI                                                              | MMENTS                                                                                  | MIN | TYP | MAX | UNITS             |
|--------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|-------------------|
| V <sub>BIAS</sub> Ripple Rejection         | PSRR <sub>BIAS</sub>                                          | $V_{BIAS} = 2.7V(Avg),$<br>$V_{IN} = 1.5V, V_{OUT} =$<br>1.2V               | $V_{RIPPLE} = 500 \text{mV}_{P-P},$<br>$f_{RIPPLE} = 1 \text{MHz}, I_{OUT}$<br>= 3 A    |     | 70  |     | dB                |
| V. Pipple Paiection                        | PSRR <sub>IN</sub>                                            | V <sub>BIAS</sub> = 5V, V <sub>IN</sub><br>=1.5V(Avg), V <sub>OUT</sub> =   | $V_{RIPPLE} = 50 \text{mV}_{P-P},$ $f_{RIPPLE} = 120 \text{Hz},$ $I_{OUT} = 3 \text{A}$ |     | 96  |     |                   |
| V <sub>IN</sub> Ripple Rejection           | PSKKIN                                                        | 1.2V                                                                        | $V_{RIPPLE} = 50 \text{mV}_{P-P},$ $f_{RIPPLE} = 1 \text{MHz}, I_{OUT}$ $= 3 \text{A}$  |     | 52  |     | – dB              |
| Output DMC Naisa 6                         | V                                                             | $V_{OUT} = 1V, I_{OUT} = 3A, V_{IN} = 1.3V,$                                | BW = 10Hz to<br>100kHz, C <sub>REF</sub> =<br>4.7μF                                     |     | 1.2 |     |                   |
| Output RMS Noise <sup>6</sup>              | $V_{RMS(OUT)}$ $V_{BIAS} = 3.$ $22\mu F$                      | 22μF                                                                        | BW = 10Hz to<br>100kHz, C <sub>REF</sub> =<br>0.47µF                                    |     | 1.6 |     | μV <sub>RMS</sub> |
|                                            | Spectral $V_{\text{P}(\text{OUT})}$ 3A, $V_{\text{IN}} = 1.3$ | $V_{OUT} = 1V, I_{OUT} = 3A, V_{IN} = 1.3V, V_{BIAS} = 3.3V, C_{OUT} = 1.5$ | Frequency =<br>0.1Hz, C <sub>REF</sub> =<br>4.7µF                                       |     | 1.4 |     | μV/√Hz            |
|                                            |                                                               |                                                                             | Frequency = 10Hz, C <sub>REF</sub> = 4.7μF                                              |     | 40  |     |                   |
|                                            |                                                               |                                                                             | Frequency =<br>10Hz, C <sub>REF</sub> =<br>0.47µF                                       |     | 650 |     |                   |
| Output Noise Spectral Density <sup>6</sup> |                                                               |                                                                             | Frequency =<br>10kHz, C <sub>REF</sub> =<br>4.7µF                                       |     | 3   |     |                   |
|                                            |                                                               | 22μF                                                                        | Frequency =<br>10kHz, C <sub>REF</sub> =<br>0.47µF                                      |     | 3   |     | nV/√Hz            |
|                                            |                                                               |                                                                             | Frequency =<br>100kHz, C <sub>REF</sub> =<br>4.7µF                                      |     | 2.8 |     |                   |
|                                            |                                                               |                                                                             | Frequency =<br>100kHz, C <sub>REF</sub> =<br>0.47µF                                     |     | 2.8 |     |                   |

To maintain proper performance and regulation, the BIAS supply voltage must satisfy the following conditions:  $2.375V \le V_{BIAS} \le 5.5V$  and  $V_{BIAS} \ge (V_{OUT} + 1.2V)$ .

analog.com Rev 0. 6 of 37

- Dropout voltage,  $V_{DO}$ , is the minimum input-to-output voltage differential at a specified output current. In dropout, the output voltage equals  $V_{IN} V_{DO}$ .
- Operating conditions are limited by maximum junction temperature. The regulated output voltage specification does not apply to all possible input and output current combinations. When operating at maximum output current, limit the input voltage range to  $V_{IN} \le V_{OUT} + 600$ mV.
- <sup>4</sup> The TEMP output voltage represents the average temperature of the LT3073's power devices. Due to power dissipation, temperature gradients, and thermal time constants across the die, the TEMP output voltage measurement is not guaranteed to precisely track transient power excursions in the power device. The internal thermal shutdown sensor is designed to keep the LT3073 within its safe operating area.
- <sup>5</sup> The VIOC buffer outputs a voltage equal to V<sub>IN</sub>-V<sub>OUT</sub>+800mV. See the *Applications Information* section for further information. The VIOC pin's source current can be set between 10μA and 200μA. The minimum voltage required from BIAS to VIOC is 1V.
- Adding a capacitor at the REF pin decreases output voltage noise. Adding this capacitor bypasses the REF pin internal resistor's thermal noise and the reference current's noise. The output noise then equals the error amplifier noise. The use of a REF pin bypass capacitor also increases start-up time.

#### **ABSOLUTE MAXIMUM RATINGS**

**Table 2. Absolute maximum ratings** 

| PARAMETER                                                                           | RATING         |
|-------------------------------------------------------------------------------------|----------------|
| IN Pin Voltage <sup>1</sup>                                                         | -0.3V to 6V    |
| OUT Pin Voltage <sup>1</sup>                                                        | -0.3V to 6V    |
| SENSE Pin Voltage <sup>1</sup>                                                      | -0.3V to 6V    |
| BIAS, BIASF Pin Voltage <sup>1</sup>                                                | -0.3V to 6V    |
| V <sub>00</sub> , V <sub>01</sub> , V <sub>02</sub> , MARG Pin Voltage <sup>1</sup> | -0.3V to 5.5V  |
| EN Pin Voltage <sup>1</sup>                                                         | -0.3V to 6V    |
| VIOC Pin Voltage <sup>1</sup>                                                       | -0.3V to 6V    |
| VIOC Pin Current                                                                    | -1mA to 1mA    |
| IMON Pin Voltage <sup>1</sup>                                                       | -0.3V to 6V    |
| TEMP Pin Voltage 1                                                                  | -0.3V to 6V    |
| PG Pin Voltage <sup>1</sup>                                                         | -0.3V to 6V    |
| REF Pin Voltage <sup>1</sup>                                                        | -0.3V to 6V    |
| Output Short Circuit Duration                                                       | Indefinite     |
| Operating Junction Temperature <sup>2</sup>                                         | -40°C to 125°C |
| Storage Temperature Range                                                           | -65°C to 150°C |
| Maximum Reflow (Package Body) Temperature                                           | 260°C          |

analog.com Rev 0. | 7 of 37

- Parasitic diodes exist internally between IN, OUT, SENSE, BIAS, BIASF, V<sub>00</sub>, V<sub>01</sub>, V<sub>02</sub>, MARG, EN, VIOC, TEMP, IMON, PG, REF pins, and GND. Do not drive these pins more than 0.3V below the GND pin during a fault condition. These pins must remain at a voltage more positive than GND during normal operation.
- The LT3073A is tested and specified under pulse load conditions such that  $T_J \approx T_A$  (ambient temperature). The LT3073A is tested at  $T_A = 25$ °C. Performance of the LT3073A over the full -40°C to 125°C operating temperature range is assured by design, characterization, and correlation with statistical process controls. The LT3073A is guaranteed over the full -40°C to 125°C operating junction temperature range.

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **Thermal Resistance**

Thermal performance is directly linked to PCB design and operating environment. Therefore, close attention to PCB thermal design is required.

**Table 3. Thermal Resistance** 

| PACKAGE TYPE <sup>1</sup> | $\theta_{JA}$ | $\theta_{\text{JC TOP}}$ | $	heta_{	exttt{JC BOT}}$ | UNIT |
|---------------------------|---------------|--------------------------|--------------------------|------|
| 22-LEAD 3mm X 4mm LQFN    | 36            | 27                       | 5                        | °C/W |

<sup>&</sup>lt;sup>1</sup>0 values are determined per JESD51 conditions. See *Table 7* for additional information.

#### **Electrostatic Discharge (ESD)**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only. Human Body Model (HBM) per ANSI/ESDA/JEDEC JS-001 Charged Device Model (CDM) per ANSI/ESDA/JEDEC JS-002.

# **ESD Ratings**

Table 4. LT3073, 22-Lead 3mm X 4mm LQFN

| ESD Model | Withstand Threshold (V) | Class |
|-----------|-------------------------|-------|
| НВМ       | 2500                    | 2     |
| CDM       | 1250                    | C5    |

#### **ESD Caution**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

analog.com Rev 0. | 8 of 37

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



**NOTES** 

1. EXPOSED PAD. SOLDER PINS 23 AND 24 TO THE PCB FOR BETTER THERMAL PERFORMANCE.

 $LQFN \ PACKAGE \\ 22\text{-LEAD (3mm X 4mm)}$   $T_{JMAX} = 125^{\circ}\text{C}, \ \theta_{JA} = 36^{\circ}\text{C/W}, \ \theta_{JCBOT} = 5^{\circ}\text{C/W}, \ \theta_{JCTOP} = 27^{\circ}\text{C/W}$ 

Figure 3. Pin Configuration

analog.com Rev 0. 9 of 37

Table 5. Pin Descriptions

| PIN                           | NAME                                                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                             | EN                                                  | Device Enable. EN pin enables/disables the output. Pulling this pin low pulls down the reference, disables the output transistor, and disables auxiliary functions. Drive the EN pin with either a digital logic port, or an open-collector NPN or an open-drain NMOS terminated with a pull-up resistor to $V_{BIAS}$ . The pull-up resistor must be less than $200k\Omega$ to meet the $V_{IH}$ condition of the EN pin. If unused, connect the EN pin to BIAS.                                       |
| 2, 3, 4                       | V <sub>00</sub> , V <sub>01</sub> , V <sub>02</sub> | Output Voltage Select. These tri-level pins combine to select a nominal output voltage from 0.5V to 4.2V. The input logic low threshold is less than 300mV referenced to GND, and the logic high threshold is greater than 1.97V referenced to GND. The range between 0.95V and 1.15V defines the logic Hi-Z state. See <i>Table 6</i> in the <i>Applications Information</i> section that defines the $V_{\text{OUT}}$ versus $V_{\text{O0}}$ , $V_{\text{O1}}$ , and $V_{\text{O2}}$ settings.        |
| 5                             | PG                                                  | Power Good. The PG pin is an open-drain NMOS output that actively pulls low if EN is low or if any one of these fault modes is detected:  ► V <sub>OUT</sub> is less than 93% of V <sub>OUT(NOMINAL)</sub> on the rising edge of V <sub>OUT</sub> .  ► V <sub>OUT</sub> is less than 90% of V <sub>OUT(NOMINAL)</sub> on the falling edge of V <sub>OUT</sub> .  ► V <sub>BIAS</sub> is less than its undervoltage lockout threshold.  ► The OUT-over-IN voltage detector activates.                    |
| 6                             | VIOC                                                | Voltage for In-to-Out Control. The LT3073 incorporates a unique tracking feature (VIOC) to control the upstream switching regulator to maintain a constant voltage across the LT3073 and minimize power dissipation. See the <i>Applications Information</i> section for more information on proper control of the upstream switching regulator.                                                                                                                                                        |
| 7, 8, 9,<br>Exposed<br>Pad 24 | OUT                                                 | Output. Pins 7-9 and exposed pad 24 of the LQFN package are the electrical connection to OUT. These pins supply power to the load. Connect all OUT pins for proper performance and solder Pin 24 to the PCB for better thermal performance. A minimum output capacitance of 10µF is required for stability. ADI recommends low ESR, X5R or X7R dielectric ceramic capacitors for best performance. Large load transient applications require larger output capacitors to limit peak voltage transients. |
| 10                            | SENSE                                               | Kelvin Sense for OUT. The SENSE pin is the inverting input to the error amplifier.  Optimum regulation is obtained when the SENSE pin is connected to the OUT pins of the regulator. However, in critical applications, the resistance of PCB traces between the regulator and the load causes small voltage drops, creating a load regulation error at the point of load. Connecting the SENSE pin to the load instead of directly to OUT eliminates this voltage error.                               |
| 11, 12, 19                    | GND                                                 | Ground. To ensure proper electrical and thermal performance, connect all GND pins of the package to the PCB ground.                                                                                                                                                                                                                                                                                                                                                                                     |
| 13                            | REF                                                 | Reference Filter. This pin must not be externally loaded. Bypassing the REF pin to GND with a $4.7\mu F$ capacitor decreases output voltage noise and provides a soft-start function to the reference. ADI recommends the use of a high-quality, low-leakage capacitor.                                                                                                                                                                                                                                 |
| 14                            | MARG                                                | Output Voltage Digital Margining. Connecting this pin to GND adjusts the output voltage by -2.5%. Connecting this pin to V <sub>BIAS</sub> adjusts the output voltage by +2.5%.                                                                                                                                                                                                                                                                                                                         |

analog.com Rev 0. | 10 of 37

| 15                                  | IMON  | Output Current Monitor. The IMON pin sources a current typically equal to $I_{OUT}/3000$ . Terminating this pin with a resistor to GND produces a voltage proportional to $I_{OUT}$ . For example, at $I_{OUT}$ = 3A, IMON typically sources 1mA. 0.8V is produced with a 0.8k $\Omega$ resistor to GND. The IMON pin can also be used to set the programmable current limit. IMON pin's current limit threshold is 1V.                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16                                  | BIASF | Bias Filter Pin. The LT3073 requires a minimum 2.2μF bypass capacitor on this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 17                                  | BIAS  | Bias Supply. This pin supplies current to the internal control circuitry and the output stage, driving the pass transistor. This pin doesn't require any bypass capacitor. To ensure proper operation, the BIAS voltage must satisfy the following conditions: $2.375V \le V_{BIAS} \le 5.5V$ and $V_{BIAS} \ge 1.2 + V_{OUT}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 18                                  | ТЕМР  | Output indicator of average die temperature scaled at 10mV/°C to a reference level of 0.25V at 25°C. The TEMP output is active when the part is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 20, 21,<br>22,<br>Exposed<br>Pad 23 | IN    | Input Supply. Pins 20-22 and exposed pad 23 of the LQFN package are the electrical connection to IN. These pins supply power to the high-current pass transistor. Connect all IN pins for proper performance and solder Pin 23 to the PCB for better thermal performance. The LT3073 requires a bypass capacitor at IN to maintain stability and low input impedance over frequency. A $10\mu F$ input bypass capacitor suffices for most battery and power plane impedances. Minimizing input trace inductance optimizes performance. Applications with low $V_{IN}$ - $V_{OUT}$ differential voltage and large, fast load transients may require much higher input capacitor to prevent the input supply from drooping and allow the regulator to enter dropout. |

analog.com Rev 0. | 11 of 37

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 4. Dropout Voltage vs Load



Figure 5. Dropout Voltage (3A)



Figure 6. Dropout Voltage (2A)



Figure 7. Dropout Voltage (1A)



Figure 8. Dropout Voltage vs  $V_{BIAS}$ 



Figure 9. Output Voltage

analog.com Rev 0. | 12 of 37

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 10. Output Voltage



Figure 11. Output Voltage



Figure 12. Output Voltage



Figure 13. Output Voltage



Figure 14. GND Pin Current



Figure 15. GND Pin Current

analog.com Rev 0. | 13 of 37

# **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 16. GND Pin Current



Figure 17. GND Pin Current



Figure 18. BIAS Pin Current



Figure 19. BIAS Pin Current



Figure 20. BIAS Pin Current in Nap Mode



Figure 21. BIAS Pin Current in Dropout

analog.com Rev 0. | 14 of 37

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 22. BIAS Pin Current in Dropout



Figure 23. BIAS Pin Current in Dropout



Figure 24. BIAS Pin Undervoltage Lockout Threshold



Figure 25. EN Pin Threshold



Figure 26. EN Pin Current



Figure 27.  $V_{00}$ ,  $V_{01}$ ,  $V_{02}$  and MARG Pin Thresholds

analog.com Rev 0. | 15 of 37

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 28.  $V_{00}$ ,  $V_{01}$ ,  $V_{02}$  and MARG Pin Hysteresis



Figure 29. Power Good Threshold



Figure 30. PG Pin Low Voltage



Figure 31. PG Pin Leakage Current



Figure 32. TEMP Pin Error



Figure 33. TEMP Pin Voltage vs Temperature

analog.com Rev 0. | 16 of 37

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 34. VIOC Pin Voltage



Figure 35. VIOC Pin Voltage



Figure 36. I<sub>OUT</sub>/I<sub>MON</sub> Ratio



Figure 37. I<sub>OUT</sub>/I<sub>MON</sub> Ratio



Figure 38. External Current Limit (3.72A)



Figure 39. External Current Limit (3A)

analog.com Rev 0. | 17 of 37

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 40. External Current Limit (1A)



Figure 41. Internal Current Limit



Figure 42. Load Regulation



Figure 43. Line Regulation to IN



Figure 44. Line Regulation to BIAS



Figure 45. IN Pin PSRR

analog.com Rev 0. | 18 of 37

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 46. IN Pin PSRR



Figure 47. IN Pin PSRR



Figure 48. IN Pin PSRR



Figure 49. IN Pin PSRR



Figure 50. IN Pin PSRR



Figure 51. IN Pin PSRR

analog.com Rev 0. | 19 of 37

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 52. BIAS Pin PSRR



Figure 53. BIAS Pin PSRR



Figure 54. BIAS Pin PSRR



Figure 55. Noise Spectral Density



Figure 56. Noise Spectral Density



Figure 57. Noise Spectral Density

analog.com Rev 0. | 20 of 37

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 58. Noise Spectral Density



Figure 59. Integrated RMS Output Noise (10Hz to 100kHz)



Figure 60. Integrated RMS Output Noise (10Hz to 100kHz)



Figure 61. Integrated RMS Output Noise (10Hz to 100kHz)



Figure 62. Output Noise (10Hz to 100kHz)



Figure 63. Output Noise (0.1Hz to 10Hz)

analog.com Rev 0. | 21 of 37

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_J = 25$ °C unless noted otherwise.



Figure 64. Startup Time



Figure 65. IN Pin Line Transient



Figure 66. BIAS Pin Line Transient



Figure 67. Load Transient



Figure 68. Load Transient



Figure 69. Noise Spectral Density

analog.com Rev 0. | 22 of 37

## **FUNCTIONAL DIAGRAMS**





analog.com Rev 0. | 23 of 37

#### **APPLICATIONS INFORMATION**

The LT3073 is a low voltage, ultra-low noise, and ultra-fast transient response linear regulator. The device supplies up to 3A with a typical dropout voltage of 45mV. A 4.7 $\mu$ F reference bypass capacitor decreases output voltage noise to 1.2 $\mu$ V<sub>RMS</sub>. The LDO's wide bandwidth and high PSRR permit the use of small ceramic capacitors, saving bulk capacitance and cost. The LT3073 is ideal for high-performance FPGAs, microprocessors, RF communication, and noise-sensitive supply applications.

#### **Output Voltage**

The LT3073's unity-gain operation provides virtually constant output noise, PSRR, bandwidth, and load regulation independent of the programmed output voltage. Output voltages are digitally selectable in 50mV increments from 0.5V to 1.2V; 100mV increments from 1.2V to 1.8V; and discrete levels at 2V, 2.5V, 3V, 3.3V, and 4.2V.

Three tri-level input pins,  $V_{00}$ ,  $V_{01}$ , and  $V_{02}$ , select the output voltage. *Table 6* illustrates the three-bit digital word-to-output voltage relationship resulting from setting these pins high, low, or allowing them to float. An input logic low state is guaranteed with less than 300mV referenced to GND, and a logic high state is guaranteed with greater than 1.97V. The range between 950mV to 1.15V defines the logic Hi-Z (input floating) state. These pins may be connected high by strapping them to  $V_{\text{BIAS}}$  or driving them with digital ports. Pins that float may either float or require logic that has Hi-Z output capability. This allows the output voltage to be dynamically changed if necessary.

**Table 6. Vout Selection Matrix** 

| V <sub>OUT</sub> (V) | V <sub>02</sub> | V <sub>01</sub> | V <sub>00</sub> |
|----------------------|-----------------|-----------------|-----------------|
| 0.50                 | 0               | 0               | 0               |
| 0.55                 | 0               | 0               | Z               |
| 0.60                 | 0               | 0               | 1               |
| 0.65                 | 0               | Z               | 0               |
| 0.70                 | 0               | Z               | Z               |
| 0.75                 | 0               | Z               | 1               |
| 0.80                 | 0               | 1               | 0               |
| 0.85                 | 0               | 1               | Z               |
| 0.90                 | 0               | 1               | 1               |
| 0.95                 | Z               | 0               | 0               |
| 1.00                 | Z               | 0               | Z               |
| 1.05                 | Z               | 0               | 1               |
| 1.10                 | Z               | Z               | 0               |
| 1.15                 | Z               | Z               | Z               |
| 1.20                 | Z               | Z               | 1               |
| 1.30                 | Z               | 1               | 0               |
| 1.40                 | Z               | 1               | Z               |
| 1.50                 | Z               | 1               | 1               |
| 1.60                 | 1               | 0               | 0               |
| 1.70                 | 1               | 0               | Z               |
| 1.80                 | 1               | 0               | 1               |
| 2.00                 | 1               | Z               | 0               |
| 2.50                 | 1               | Z               | Z               |
| 3.00                 | 1               | Z               | 1               |
| 3.30                 | 1               | 1               | 0               |
| 4.20                 | 1               | 1               | Z               |
| 4.20                 | 1               | 1               | 1               |

0 = Low, Z = Hi-Z (Float), 1 = High

analog.com Rev 0. 24 of 37

#### **REF - Voltage Reference**

The REF pin is the voltage output of the internal current reference feeding into a resistor DAC. A  $4.7\mu F$  REF capacitor to GND decreases reference voltage noise, and soft starts OUT at enable. Soft-start time is determined by the value of the REF capacitor used.

The REF pin must not be DC loaded by anything except for applications that parallel other LT3073 regulators for higher output currents. See the *Paralleling Devices for Higher Output Current* section for further details.

## **Output Voltage Digital Margining**

A digital input pin, MARG, is employed by offsetting the internal reference and, likewise the output. Grounding the MARG pin offsets the output by -2.5%. Similarly, pulling the MARG pin up to the BIAS pin offsets the output by +2.5%.

#### **Enable Function - Turning ON and OFF**

The EN pin enables/disables the OUT and REF pins. Pulling EN pin low places the regulator into "nap" mode. In nap mode, the quiescent current decreases to less than 10μA.

Drive the EN pin with either a digital logic port, or an open-collector NPN or an open-drain NMOS terminated with a pull-up resistor to  $V_{BIAS}$ . The pull-up resistor must be less than  $200k\Omega$  to meet the  $V_{IH}$  condition of the EN pin. If unused, connect the EN pin to BIAS.

## **BIAS Under Voltage Lock Out**

An internal under voltage lock out (UVLO) comparator monitors the BIAS rail. If  $V_{BIAS}$  drops below the UVLO threshold, all functions shut down, the pass transistors are gated off, and output currents fall to zero. The typical BIAS pin UVLO threshold is 2.2V on the rising edge of  $V_{BIAS}$ . The UVLO circuit incorporates about 130mV of hysteresis on the falling edge of  $V_{BIAS}$ .

# High Efficiency Linear Regulator - Input-to-Output Voltage Control

The VIOC pin controls an upstream switching converter to maintain a constant voltage across the LT3073, regardless of the LDO's output voltage. This maximizes efficiency while maintaining PSRR performance. The VIOC pin is the output of a fast amplifier and equals to  $(V_{IN} - V_{OUT}) + 800$ mV. As shown in *Figure 70*, the VIOC feature is simple to use. In the case of  $V_{FB} \ge 1$ V, connect the VIOC pin to the upstream switching converter's feedback (FB) pin. This will regulate the LT3073's input-to-output differential to the switching converter's feedback voltage minus 800mV. When paralleling multiple LT3073s, connect the VIOC pin of one of the LT3073 to the upstream switching converter's feedback pin and float the remaining VIOC pin(s). When LT3073 is turned off,  $V_{INLDO}$  is clamped to a voltage set by  $V_{FBSWITCHER} \times (R1 + R2)/R1$ 



Figure 70.VIOC Basic Operation

analog.com Rev 0. | 25 of 37

While the VIOC buffer is inside the switching converter's feedback loop, given the VIOC buffer's high bandwidth, the switching converter's frequency compensation doesn't need to be adjusted. Phase delay through the VIOC buffer is typically less than 2° for frequencies as high as 100kHz; hence, within the switching converter's bandwidth (usually much less than 100kHz), the VIOC buffer will be transparent and act like an ideal wire.

For example, for a switching converter with less than 100kHz bandwidth and a phase margin of 50°, using the VIOC buffer, the phase margin will degrade by at most 2°. Hence, the phase margin for the switching converter (using the VIOC pin) will be at least 48°. Given that the VIOC buffer is inside the switching converter's feedback loop, the total capacitance on the VIOC pin must be below 20pF.



Figure 71. Programming input-to-Output Voltage Differential

As shown in *Figure 71*, the input-to-output differential voltage is easily programmable to support different application needs (PSRR vs power dissipation) using the following equation:

$$V_{INLDO} - V_{OUTLDO} + 800mv = V_{VIOC} = V_{FBSWITCHER} X \frac{R1+R2}{R1}$$

Furthermore, if the LT3073 EN pin shorts to GND, the LT3073 input voltage can rise to the switcher's input voltage and thus potentially violate the LT3073's absolute maximum rating. To prevent this, the maximum LT3073 input voltage can be set using a resistor (R3) between the VIOC and IN pins of the regulator such that:

$$V_{(MAX)LDOIN} = V_{FBSWITCHER} X \frac{R1 + R2 + R3}{R1}$$

The VIOC pin is capable of sourcing  $200\mu A$ . Choose R1 and R3 values such that the VIOC pin sources at least  $10\mu A$  to ensure system stability.

Figure 76 shows a typical VIOC application used to post-regulate the output of the LT8610A buck converter. The VIOC voltage is set at 1.1V (V<sub>INLDO</sub>-V<sub>OUTLDO</sub> is set to 300mV). The maximum LDO input voltage V<sub>INLDO(MAX)</sub> is set to 5.08V.

#### **Power Good**

The PG pin is an open-drain NMOS output that actively pulls low if EN is low or if any one of these fault modes is detected:

- ► V<sub>OUT</sub> is less than 93% of V<sub>OUT(NOMINAL)</sub> on the rising edge of V<sub>OUT</sub>.
- $ightharpoonup V_{OUT}$  is less than 90% of  $V_{OUT(NOMINAL)}$  on the falling edge of  $V_{OUT}$ .
- ► V<sub>BIAS</sub> is less than its undervoltage lockout threshold.
- ► The OUT-over-IN voltage detector activates.

analog.com Rev 0. 26 of 37

#### **Stability and Output Capacitance**

The LT3073 feedback loop requires a minimum output capacitance of  $10\mu F$  for stability. ADI recommends mounting low ESR, X5R or X7R ceramic capacitors near the LT3073 OUT and GND pins. Include wide routing planes for OUT and GND to minimize inductance. If possible, mount the regulator immediately adjacent to the application load to minimize distributed inductance for optimal load transient performance. Point-of-load applications present the best-case layout scenario for extracting full LT3073 performance.

Additional ceramic capacitors distributed beyond the immediate decoupling capacitors are acceptable and recommended at the point of the load because the distributed PCB inductance isolates them from the primary compensation capacitors.

Many of the applications in which the LT3073 excels, such as FPGA, ASIC processor, or DSP supplies, typically require a high-frequency decoupling capacitor network for the device being powered. This network generally consists of many low-value ceramic capacitors in parallel. In parallel, multiple low-value capacitors present a favorable frequency characteristic that reduces the parasitic inductance of the capacitors.

Consider the use of ceramic capacitors. Ceramic capacitors are manufactured with various dielectrics, each with different temperatures and applied voltage behavior. The most common dielectrics are specified with EIA temperature characteristic codes of Z5U, Y5V, X5R and X7R. The Z5U and Y5V dielectrics are suitable for providing high capacitances in a small package, but they tend to have strong voltage and temperature coefficients, as shown in *Figure 72* and *Figure 73*. When used with a 5V regulator, a 16V  $10\mu$ F Y5V capacitor can exhibit an effective value as low as  $1\mu$ F to  $2\mu$ F for the DC bias voltage applied and over the operating temperature range. The X5R and X7R dielectrics result in more stable characteristics and are more suitable for use as the output capacitor.

The X7R type has better stability across temperatures, while the X5R is less expensive and is available in higher values. Care still must be exercised when using X5R and X7R capacitors; the X5R and X7R codes only specify the operating temperature range and maximum capacitance change over temperature. Capacitance change due to DC bias with X5R and X7R capacitors is better than Y5V and Z5U capacitors but can still be significant enough to drop capacitor values below appropriate levels. Capacitor DC bias characteristics tend to improve as component case size increases but expected capacitance at operating voltage should be verified. Voltage and temperature coefficients are not the only sources of problems. Some ceramic capacitors have a piezoelectric response. A piezoelectric device generates a voltage across its terminals due to mechanical stress, similar to how a piezoelectric microphone works. For a ceramic capacitor, the stress can be induced by vibrations in the system or thermal transients.



Figure 72. Ceramic Capacitor DC Bias Characteristics



Figure 73. Ceramic Capacitor Temperature Characteristics

analog.com Rev 0. | 27 of 37

#### **Stability and Input Capacitance**

The LT3073 is stable with a minimum capacitance of  $4.7\mu F$  connected to the IN pins. Use low ESR capacitors to minimize instantaneous voltage drops under large-load transient conditions. Large  $V_{IN}$  droops during large-load transients may cause the regulator to enter dropout with the corresponding degradation in load transient response. Therefore, increased input and output capacitance values may be necessary depending on an application's requirements. Sufficient input capacitance is critical as the circuit is intentionally operated close to dropout to minimize power. Ideally, the output impedance of the supply that powers IN should be less than  $20m\Omega$  to support a 3A load with large transients.

In cases where a wire is used to connect a power supply to the input of the LT3073 (and also from the ground of the LT3073 back to the power supply ground), large input capacitors are required to avoid an unstable application. This is due to the inductance of the wire forming an LC tank circuit with the input capacitor and not a result of the LT3073 being unstable. A wire's self-inductance, or isolated inductance, is directly proportional to its length. However, the diameter of a wire does not have a significant influence on its self-inductance. For example, one inch of 18-AWG, 0.04 inch diameter wire has 28nH of self-inductance. The self-inductance of a 2-AWG isolated wire with a diameter of 0.26 inch is about half the inductance of the 18-AWG wire. The overall self-inductance of a wire can be reduced in two ways. One is to divide the current flowing toward the LT3073 between two parallel conductors. In this case, the farther the wires are placed apart, the more the inductance is reduced, up to a 50% reduction when set a few inches apart. Splitting the wires connects two equal inductors in parallel. However, when placed near each other, mutual inductance is added to the overall self-inductance of the wires. The most effective way to reduce overall inductance is to place the forward and return-current conductors (the wire for the input and the wire for the return ground) in very close proximity. In this case, two 18-AWG wires separated by 0.05 inches reduce the overall self-inductance to about one-fourth of a single isolated wire. If the LT3073 is powered by a battery mounted near the ground and power planes on the same circuit board, a 10µF input capacitor is sufficient for stability. If a distant supply powers the LT3073, use a low ESR, large value input capacitor on the order of 220μF. As power supply output impedance varies, the minimum input capacitance needed for application stability also varies.

# **BIAS/BIASF Pin Requirements**

The BIAS pin supplies current to most of the internal control circuitry and the output stage, driving the pass transistor. The LT3073 requires a minimum  $2.2\mu F$  bypass capacitor on the BIASF pin for stability and proper operation. No bypass capacitor is needed on the BIAS pin. To ensure proper operation, the BIAS voltage must satisfy the following conditions:  $2.375V \le V_{BIAS} \le 5.5V$  and  $V_{BIAS} \ge (V_{OUT} + 1.2V)$ . For  $V_{OUT} \le 1.15V$ , the minimum BIAS voltage is limited to 2.375V.

# **Load Regulation**

The LT3073 corrects for a parasitic package, and PCB I-R drops when the SENSE pin is Kelvin connected to output capacitors. The LT3073 handles moderate levels of output line impedance, but excessive impedance between  $V_{OUT}$  and  $C_{OUT}$  causes an excessive phase shift in the feedback loop and adversely affects stability.

# **PCB Layout Considerations**

Given the LT3073's high bandwidth and high PSRR, careful PCB layout must be employed to achieve full device performance. *Figure 74* shows the EVAL-LT3073-AZ evaluation board with a layout that delivers the full performance of the regulator. Refer to the *EVAL-LT3073-AZ evaluation board user quide* for further details.

analog.com Rev 0. | 28 of 37



Figure 74. EVAL-LT3073-AZ Evaluation Board

#### **Protection Features**

The LT3073 has an internal current limit that clamps output current to 4.5A. In addition, the LT3073 has a ±3% accurate programmable precision current limit. The die junction temperature can exceed the 125°C maximum operating temperature if the ambient temperature is high enough. If this occurs, the LT3073 relies on an internal thermal safety feature. Typically at 168°C, the LT3073 thermal shutdown engages and the output is shut down until the IC temperature falls below its thermal hysteresis limit.

# **Current Monitor and Externally Programmable Current Limit**

The IMON pin's current limit threshold is 1V. Connecting a resistor from IMON to GND sets the maximum current flowing out of the IMON pin, which in turn, programs LT3073's current limit. With a  $3A \cdot k\Omega$  programming scale factor, the current limit can be calculated as follows:

$$Current\ Limit = \frac{3A \times k\Omega}{R_{ILIM}}$$

For example, a  $1k\Omega$  resistor programs the current limit to 3A, and a  $2k\Omega$  resistor programs the current limit to 1.5A. Kelvin connect this resistor to the LT3073's GND pin for good accuracy.

As shown in the electrical characteristic table (*Table 1*), the IMON pin sources current proportional (1:3000) to output current; if the external current limit is not used, connect IMON to GND, which sets the Internal current limit to 4.5A.

#### **Thermal Considerations**

For higher ambient temperatures, care should be taken in the layout of the PCB to ensure good heat sinking of the LT3073. The IN and OUT pins on the bottom of the package should be soldered to IN and OUT planes accordingly. In addition, the IN and OUT must be connected to large copper layers below with thermal vias; these layers will spread heat dissipated by the LT3073. Placing additional vias can reduce thermal resistance further. The die temperature is calculated by multiplying the LT3073 power dissipation by the thermal resistance from the junction to the ambient.

The internal overtemperature protection monitors the junction temperature of the LT3073. If the junction temperature reaches approximately 168°C, the LT3073 output is shut down until the temperature drops about 7°C.

analog.com Rev 0. 29 of 37

Table 7 lists thermal resistance as a function of the copper area on a fixed board size. All measurements were taken in still air on a 4-layer FR-4 board with 1oz solid internal planes and 2oz top/bottom planes with a total board thickness of 1.6mm. The four layers were electrically isolated with no thermal vias present. PCB layers, copper weight, board layout, and thermal vias affect the thermal resistance result. For more information on thermal resistance and high thermal conductivity test boards, refer to JEDEC standard JESD51, notably JESD51-7 and JESD51-12. Achieving low thermal resistance necessitates attention to detail and careful PCB layout.

Table 7. Measured Thermal Resistance of LQFN Package

| COPPER AREA         |                     | BOARD AREA          | THERMAL RESISTANCE |  |
|---------------------|---------------------|---------------------|--------------------|--|
| TOP SIDE 1          | BOTTOM SIDE         |                     | $(\Theta_{JA})$    |  |
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 33°C/W             |  |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 34°C/W             |  |
| 225mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 36°C/W             |  |
| 100mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 39°C/W             |  |

<sup>&</sup>lt;sup>1</sup> Device is mounted on top side

## **Calculating Junction Temperature**

**Example:** Given an output voltage of 1.2V, input voltage of 1.5V, and BIAS voltage of 5V, output current ranges from 10mA to 3A, and a maximum ambient temperature of 50°C, what is the maximum junction temperature?

The LT3073's power dissipation is:

$$I_{OUT(MAX)} \times (V_{IN} - V_{OUT}) + I_{GND} \times V_{BIAS}$$

where:

$$I_{OUT(MAX)} = 3A$$

$$V_{BIAS} = 5V$$

$$I_{GND}(at\ I_{OUT} = 3A\ and\ V_{BIAS} = 5V) = 5mA$$

thus:

$$P_{DISS} = 3A \times (1.5V - 1.2V) + 5mA \times 5V = 0.925W$$

When a 3mm x 4mm 4L LQFN package is used, the thermal resistance is in the range of 33°C/W to 39°C/W. Note that the  $\theta_{JA}$  numbers will vary beyond the 33°C/W to 39°C/W depending on board composition and layout. Considering a  $\theta_{JA}$  value of 36°C/W, the junction temperature rise above the ambient approximately equals:

$$0.925W \times 36^{\circ}C/W = 33.3^{\circ}C$$

The maximum junction temperature equals the maximum ambient temperature plus the maximum junction temperature rise above ambient:

$$T_{IMAX} = 50^{\circ}C + 33.3^{\circ}C = 83.3^{\circ}C$$

## **Paralleling Devices for Higher Output Current**

As shown in *Figure 75*, multiple LT3073s may be paralleled to obtain a higher output current. This paralleling concept borrows from the scheme employed by the LT3080 product family.

To accomplish this paralleling, connect the IN and OUT pins of the multiple devices together. Also, connect the REF pins of the multiple devices. This effectively gives an averaged value of multiple reference voltage sources. The OUT

analog.com Rev 0. | 30 of 37

of each LT3073 is connected to the common load using a small piece of PC trace as a ballast resistor ( $\cong 2m\Omega$ ) or an actual sense resistor beyond the feedback SENSE tap of each regulator. The ballast resistor ensures output current sharing. Keep this ballast trace area free of solder to maintain a controlled resistance.

Table 8 shows a simple guideline for PCB trace resistance as a function of weight and trace width.

**Table 8. PC Board Trace Resistance** 

| WEIGHT (oz) | 10mil WIDTH | 20mil WIDTH |
|-------------|-------------|-------------|
| 1           | 54.3        | 27.1        |
| 2           | 27.1        | 13.6        |

Trace resistance is measured in  $m\Omega/in$ .

#### **Output Noise**

The LT3073 offers many advantages for noise performance. Traditional linear regulators have several sources of noise. The most critical noise sources for a conventional regulator are its voltage reference, error amplifier, noise from the resistor divider network used for setting output voltage, and the noise gain created by this resistor divider.

LT3073's unity-gain follower architecture presents no gain from the REF pin to the output. Therefore, if a capacitor bypasses the REF pin internal resistor DAC, the output noise is independent of the programmed output voltage. The resultant output noise is set just by the error amplifier's noise — typically  $3\text{nV}/\sqrt{\text{Hz}}$  from 10kHz to 1MHz and 1.2 $\mu$ V<sub>RMS</sub> in a 10Hz to 100kHz bandwidth using a 4.7 $\mu$ F REF pin capacitor. Paralleling multiple LT3073s further reduces noise by  $\sqrt{\text{N}}$  for N parallel regulators.

#### **Filtering High Frequency Spikes**

For applications where the LT3073 is used to post-regulate a switching converter, its high PSRR effectively suppresses any "noise" present at the switcher's switching frequency — typically 100kHz to 4MHz. However, the high frequency (hundreds of MHz) "spikes" — beyond the LT3073's bandwidth — associated with the switcher's power switch transition times will almost directly pass through the LT3073. While the output capacitor is partly intended to absorb these spikes, its ESL will limit its ability at these frequencies. A ferrite bead or the inductance associated with a short (example: 0.5 inch) PCB trace between the switcher's output and the LT3073's input can serve as an LC filter to suppress these very high-frequency spikes.

## **Fast Start-Up**

For ultralow noise applications that require low 1/f noise (i.e., at frequencies below 100Hz), a larger value REF pin capacitor is required, up to  $22\mu F$ . While this would normally significantly increase the regulator's start-up time, the LT3073 incorporates fast start-up circuitry that increases the REF pin current to about 2mA during start-up. For a  $22\mu F$  capacitor, this will reduce the start-up time from 100ms to 5ms.

The 2mA current source remains engaged until REF is 98.8% of its final value on the rising edge. It will restart when REF is below 91% of the output setting on the falling edge unless the regulator is in the current limit, thermal shutdown or any UVLO situation.

# **Temperature Monitoring**

The TEMP pin outputs a voltage proportional to the average junction temperature. The pin voltage is 250mV for 25°C and has a slope of 10mV/°C. The TEMP pin is stable with no bypass capacitor or a bypass capacitor with a value between 100pF and 1nF. A 100pF capacitor is recommended to improve TEMP pin power supply rejection. If not used, leave TEMP unconnected.

analog.com Rev 0. | 31 of 37

# **TYPICAL APPLICATION CIRCUITS**



Figure 75. Paralleling Multiple LT3073s for Higher Output Current

analog.com Rev 0. | 32 of 37

Data Sheet LT3073



Figure 76. Regulator with VIOC Buck Control

analog.com Rev 0. 33 of 37

## **OUTLINE DIMENSIONS**

# **LQFN Package 22-Lead (3mm × 4mm × 0.95mm)**(Reference LTC DWG # 05-08-7054 Rev Ø) **ANALOG**DEVICES 2× 🗀 aaa Z PACKAGE TOP VIEW

| DIMENSIONS |          |      |               |       |
|------------|----------|------|---------------|-------|
| SYMBOL     | MIN      | NOM  | MAX           | NOTES |
| Α          | 0.85     | 0.95 | 1.05          |       |
| A1         |          |      | 0.03          |       |
| L          | 0.30     | 0.40 | 0.50          |       |
| b          | 0.22     | 0.25 | 0.28          |       |
| D          | 3.00     |      |               |       |
| E          | 4.00     |      |               |       |
| D1         | 1.40     |      |               |       |
| E1         | 2.70     |      |               |       |
| е          | 0.50     |      |               |       |
| H1         | 0.25 REF |      | SUBSTRATE THK |       |
| H2         | 0.70 REF |      | MOLD CAP HT   |       |
| aaa        |          |      | 0.10          |       |
| bbb        |          |      | 0.10          |       |
| ccc        |          |      | 0.10          |       |
| ddd        |          |      | 0.10          |       |
| eee        |          |      | 0.15          |       |
| fff        |          |      | 0.08          |       |



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994
- 2. ALL DIMENSIONS ARE IN MILLIMETERS
- 3. PRIMARY DATUM -Z- IS SEATING PLANE
- METAL FEATURES UNDER THE SOLDER MASK OPENING NOT SHOWN SO AS NOT TO OBSCURE THESE TERMINALS AND HEAT FEATURES
- 5 DETAILS OF PIN 1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PIN 1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE
- 6 THE EXPOSED HEAT FEATURE MAY HAVE OPTIONAL CORNER RADII
- 7 CORNER SUPPORT PAD CHAMFER IS OPTIONAL



## **ORDERING GUIDE**

SUGGESTED PCB LAYOUT TOP VIEW

**Table 9. Ordering Guide** 

| Model <sup>1</sup> | Temperature<br>Range | Package<br>Description      | MSL<br>Rating | Packing<br>Quantity | Package<br>Option |
|--------------------|----------------------|-----------------------------|---------------|---------------------|-------------------|
| LT3073AV#PBF       | -40°C to 125°C       | 22-LEAD<br>(3mm x 4mm LQFN) | 3             | Tray, 490           | 05-08-7054        |
| LT3073AV#TRPBF     | -40°C to 125°C       | 22-LEAD<br>(3mm x 4mm LQFN) | 3             | Reel, 2500          | 05-08-7054        |

<sup>&</sup>lt;sup>1</sup> All models are RoHS compliant parts.

# **EVALUATION BOARDS**

**Table 10. Evaluation boards** 

| Model <sup>1</sup> | Description      |
|--------------------|------------------|
| EVAL-LT3073-AZ     | Evaluation Board |

<sup>&</sup>lt;sup>1</sup> The EVAL-LT3073-AZ is a RoHS compliant part.

Rev 0. 34 of 37 analog.com

# **RELATED PARTS**

Table 11. Related Parts

| PART NUMBER | DESCRIPTION                                                                                               | COMMENTS                                                                                                                                                                                                                                                                                                                     |
|-------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LT3070-1    | 5A, Low Noise, Programmable V <sub>OUT</sub> ,<br>85mV Dropout Linear Regulator with<br>Digital Margining | 85mV Dropout Voltage, Digitally Programmable V <sub>OUT</sub> : 0.8V to 1.8V, Digital Output Margining: ±1%, ±3% or ±5%, Low Output Noise:25μV <sub>RMS</sub> ; Directly Parallelable, Soft Start, Stable with Low ESR Ceramic Output Capacitors (15μF Minimum), 28 Lead 4mm × 5mm QFN Package.                              |
| LT3071      | 5A, Low Noise, Programmable V <sub>OUT</sub> ,<br>85mV Dropout Linear Regulator with<br>Analog Margining  | 85mV Dropout Voltage, Digitally Programmable V <sub>OUT</sub> : 0.8V to 1.8V, Analog Margining: ±10%, Low Output Noise: 25μV <sub>RMS</sub> ; Directly Parallelable, Output Current Monitor, Stable with Low ESR Ceramic Output Capacitors (15μF Minimum), 28 Lead 4mm × 5mm QFN Package.                                    |
| LT3072      | Dual, Low Noise, 2.5A Programmable Output, 80mV Low Dropout Linear Regulator                              | Dual, Independent 2.5A Outputs, Dropout Voltage 80mV, Low Output Noise: $12\mu V_{RMS}$ (10Hz to 100kHz Digitally Programmable $V_{OUT}$ : 0.6V to 2.5V, Output Tolerance: $\pm 1.25\%/\pm 1.5\%$ Over-load, Line and Temperature, Analog Output Margining: $\pm 10\%$ Range, 36-Lead 4mm × 7mm QFN Package.                 |
| ADP1763     | 3A, Low V <sub>IN</sub> , Low Noise,<br>CMOS Linear Regulator                                             | 95mV Dropout, Fixed (0.9V to 1.5V) and Adjustable (0.5V to 1.5V) $V_{OUT}$ , $V_{IN}$ = 1.1V to 1.98V, $2\mu V_{RMS}$ Noise (100Hz to 100kHz), Programmable Soft Start, Direct Parallelable, Stable with Ceramic Capacito (10 $\mu$ F minimum), AEC-Q100 qualified, 16-Lead 3mm x 3mm LFCSP Package.                         |
| ADP1765     | 5A, Low V <sub>IN</sub> , Low Noise,<br>CMOS Linear Regulator                                             | 59mV Dropout, Fixed (0.55V to 1.5V) and Adjustab (0.5V to 1.5V) $V_{OUT}$ , $V_{IN}$ = 1.1V to 1.98V, $2\mu V_{RMS}$ Noise (100Hz to 100kHz), Programmable Soft Start, Dire Parallelable, Stable with Ceramic Capacitors (22 $\mu$ minimum), 16-Lead 3mm x 3mm LFCSP Package.                                                |
| MAX38907    | 4A, High-Performance LDO Linear<br>Regulator                                                              | 79mV Dropout, Digitally Programmable V <sub>OUT</sub> : 0.6V to 5V, V <sub>IN</sub> = 0.9V to 5.5V, Digital Margining: ±5%, Programmable Soft Start, Reverse Current Protection, Active Discharge, 20-Lead 5mm x 5mm TQFN Package.                                                                                           |
| LT3041      | 20V, 1A, Ultra-low Noise, Ultra-high<br>PSRR Linear Regulator with VIOC<br>Control                        | $1\mu V_{RMS}$ Noise (10Hz to 100kHz), $8\mu V_{P-P}$ Noise (0.1Hz to 10Hz), $80dB$ PSRR at $1MHz$ , $V_{IN}$ = 2.2V to 20V, $V_{OI}$ = 0.2V to 15V, 310mV Dropout, Direct Parallelable, Programmable Current Limit and Power Good, Stable with Low ESR Ceramic Capacitors (2x 10μF Minimum), 14-Lead 4mm x 3mm DFN Package. |

analog.com Rev 0. 35 of 37

| PART NUMBER | DESCRIPTION                                                  | COMMENTS                                                                                                                                                                                                                                                                                                                                  |
|-------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LT3045      | 500mA, Ultra-low Noise and<br>Ultra-high PSRR LDO            | $0.8\mu V_{RMS}$ Noise and 75dB PSRR at 1MHz, $V_{IN}$ = 1.8V to 20V, 260mV Dropout Voltage, 3mm × 3mm DFN and MSOP Packages.                                                                                                                                                                                                             |
| LT3042      | 200mA, Ultra-low Noise and<br>Ultra-high PSRR LDO            | $0.8\mu V_{RMS}$ Noise and 79dB PSRR at 1MHz, $V_{IN}$ = 1.8V to 20V, 350mV Dropout Voltage, Programmable Current Limit and Power Good, 3mm× 3mm DFN and MSOP Packages.                                                                                                                                                                   |
| LT3083      | 3A, Parallelable, Low Noise, Low<br>Dropout Linear Regulator | 310mV Dropout Voltage (2-Supply Operation), Low Noise: 40µV <sub>RMS</sub> , V <sub>IN</sub> : 1.2V to 23V, V <sub>OUT</sub> : 0V to 22.6V, Current-Based Reference with one Resistor V <sub>OUT</sub> Set, Directly Parallelable (No Op Amp Required), Stable with Ceramic Capacitors; TO-220, DD-PAK, TSSOP, 4mm × 4mm DFN-12 Packages. |

analog.com Rev 0. 36 of 37

ALL INFORMATION CONTAINED HEREIN IS PROVIDED "AS IS" WITHOUT REPRESENTATION OR WARRANTY. NO RESPONSIBILITY IS ASSUMED BY ANALOG DEVICES FOR ITS USE, NOR FOR ANY INFRINGEMENTS OF PATENTS OR OTHER RIGHTS OF THIRD PARTIES THAT MAY RESULT FROM ITS USE. SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE. NO LICENCE, EITHER EXPRESSED OR IMPLIED, IS GRANTED UNDER ANY ADI PATENT RIGHT, COPYRIGHT, MASK WORK RIGHT, OR ANY OTHER ADI INTELLECTUAL PROPERTY RIGHT RELATING TO ANY COMBINATION, MACHINE, OR PROCESS WHICH ADI PRODUCTS OR SERVICES ARE USED. TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS.

analog.com Rev 0. 37 of 37