## CoreSRIO v2.0 User Guide ## Introduction CoreSRIO is the Serial Rapid IO (SRIO) endpoint solution comprises a Serial Rapid IO Physical Layer, Logical Layer, and Transport Layer. The SRIO endpoint uses AXI4-Stream interfaces for high-throughput data transfer and AXI4-Lite interfaces for the register configuration interface. The AXI4 Lite, AXI4 Stream, and AXI4 protocol standard uses the terminology **Master** and **Slave**. The equivalent Microchip terminology used in this document is **Initiator** and **Target** respectively. ## Summary | Core Version | This document applies to CoreSRIO v2.0. | |------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Supported<br>Device Families | <ul> <li>PolarFire® SoC</li> <li>PolarFire</li> <li>RT PolarFire</li> <li>RTG4™</li> <li>IGLOO® 2</li> <li>SmartFusion® 2</li> </ul> | | Supported Tool Flow | Requires Libero <sup>®</sup> SoC v12.0 or later releases. | | Supported<br>Interfaces | <ul> <li>AXI4 Lite: Dedicated to access configuration, control, and status registers inside the core.</li> <li>AXI4 Stream: Dedicated for the core to receive stream data from an external AXI4-Stream initiator interface. Similarly, AXI4-Stream initiator interfaces are dedicated for the core to transmit data to an external AXI4-Stream target interface.</li> </ul> | | Licensing | <ul> <li>CoreSRIO is available in the following license versions: Evaluation, Obfuscated, and RTL.</li> <li>Evaluation version supports obfuscated and encrypted RTL code with self-destruct feature. Evaluation version is available for free and supports four hours of the functionality on silicon.</li> <li>Obfuscated version is available with obfuscated and encrypted RTL source, license locked, and supports unlimited functionality on silicon. You must purchase this license separately.</li> <li>RTL version is available with clear RTL source code and supports unlimited functionality on silicon. You must purchase this license separately.</li> </ul> | ## **Features** CoreSRIO has the following key features: | Layer Name | Description | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Logical Layer | <ul> <li>Provides AXI4-Lite interface to access register space (capability registers, command and status registers, and extended feature registers).</li> <li>Provides dedicated host side AXI4-Stream interface ports for Rapid IO Input Output packets, Maintenance packets</li> <li>Supports optional endian conversion for all the host side interface</li> <li>Supports 34-bit address</li> <li>Supports 8-bit, 16-bit, and 32-bit Device ID</li> <li>Supports the following Rapid IO packets: <ul> <li>NREAD: Read request packets</li> <li>NWRITE: Write-without-Response request packets</li> <li>NWRITE_R: Write-with-Response request packets</li> <li>SWRITE: Streaming-Write request packets</li> <li>ATOMIC: Set, Clear, Increment, Decrement, Swap, Test-and-Swap, Compare-and-Swap request packets</li> <li>MAINTENANCE: Read request, write request, Read response, Write response packets</li> </ul> </li> <li>RESPONSE: Response with data payload, Response without data payload, Message response packets</li> </ul> | | Physical Layer | <ul> <li>Baud Rate Class 1</li> <li>1x lane operation</li> <li>Idle Sequence: IDLE1</li> <li>Control Symbol: control symbol 24</li> <li>CRC: CRC-5 and CRC-16</li> <li>Single Virtual Channel supported</li> <li>8B/10B encoding and decoding</li> <li>Configurable 10-bit and 20-bit PMA/PCS interface based on data rates</li> </ul> | | Buffer Layer | <ul> <li>A round robin outgoing scheduler</li> <li>Receiver-Controlled Flow Control</li> <li>Transmit and Receive buffer depths of 32 packets</li> </ul> | | Features Not Supported in this Release | <ul> <li>Doorbell and Data Message operations</li> <li>Transmitter-Controlled Flow Control</li> <li>Baud rate discovery</li> <li>Priority, Critical request flow</li> <li>Multiple Virtual Channel</li> <li>Multiple Port configuration</li> <li>Error Recovery</li> <li>Canceling packets</li> </ul> | ## **Installation Instructions** CoreSRIO must be installed to the IP Catalog of Libero SoC software automatically through the IP Catalog update function in Libero SoC software, or it can be manually downloaded from the catalog. Once the IP core is installed in Libero SoC software IP Catalog, it can be configured, generated, and instantiated within SmartDesign for inclusion in the Libero project. ## **Device Utilization and Performance** The following table lists CoreSRIO macro that is implemented in the families. **Table 1. CoreSRIO Utilization** | Device D | Device Details | | Re | esources | Performance (MHz) | RAMs | | | |-------------------|----------------|------|------|----------------|-----------------------------|-------|-------|--| | Family | Device | LUTs | DFF | Logic Elements | Feriorinance (MIDZ) | LSRAM | μSRAM | | | | | | | | SYS_CLK - 100<br>ACLK - 100 | 14 | 8 | | | PolarFire® SoC | MPFS250T | 6105 | 4965 | 11070 | LANE0_TX_CLK - 250 | | | | | | | | | l l | LANE0_RX_CLK - 250 | | | | | | | | | | SYS_CLK - 100<br>ACLK - 100 | 14 | 8 | | | PolarFire | MPF300T | 6105 | 4965 | | LANE0_TX_CLK - 250 | | | | | | | | | | LANE0_RX_CLK - 250 | | | | | | | | | | SYS_CLK -100<br>ACLK - 100 | 16 | 2 | | | SmartFusion® 2 | M2S150TS | 6243 | 5429 | 11852 | LANE0_TX_CLK - 125 | | | | | | | | | | LANE0_RX_CLK - 125 | | | | | | | | | | SYS_CLK - 100<br>ACLK - 100 | 16 | 2 | | | IGLOO® 2 | M2GL150TS | 6243 | 5429 | 11852 | LANE0_TX_CLK - 125 | | | | | | | | | | LANE0_RX_CLK - 125 | | | | | | | | | | SYS_CLK - 100<br>ACLK - 100 | 16 | 2 | | | RTG4 <sup>™</sup> | RT4G150 | 6267 | 5256 | 11523 | LANE0_TX_CLK - 125 | | | | | | | | | | LANE0_RX_CLK - 125 | | | | Important: The data in the table is achieved using Libero SoC v2022.1. - 1. The data in table is achieved using typical synthesis and layout settings. - 2. Clock constraints used to achieve the performance numbers are: - SYS\_CLK: 100 - ACLK: 100 - LANE0\_TX\_CLK: 250 - LANE0\_RX\_CLK: 250 - 3. For RTG4, family speed grade used is −1. # **Table of Contents** | Intr | oduction | on | | | 1 | |------|----------|------------|--------------|--------------------------------------------------------------------|----| | | Sumr | mary | | | 1 | | | | - | | | | | | Instal | lation Ins | structions | | 2 | | | | | | rformance | | | 1. | Core | SRIO Ov | erview | | 6 | | 2. | Func | tional De | scription | | 7 | | | 2.1. | Registe | er Block | | 7 | | | 2.2. | Logical | Layer | | 7 | | | 2.3. | Buffer L | _ayer | | 7 | | | | 2.3.1. | Transmit | Buffer | 7 | | | | | 2.3.1.1. | Receiver Controlled Flow Control | 7 | | | | 2.3.2. | Receive I | Buffer | 7 | | | 2.4. | Physica | al Layer | | 7 | | | | 2.4.1. | | rface Block | | | | | | 2.4.1.1. | Word Aligner | 8 | | | | | 2.4.1.2. | 10b/8b Decoder | | | | | | 2.4.1.3. | Elastic Buffer | | | | | | 2.4.1.4. | 8b/10b Encoder | 8 | | | | 2.4.2. | TX/RX Pa | acket/Control Symbol Block | 8 | | | | | 2.4.2.1. | IDLE1/Clock Compensation Sequence Generation | | | | | | 2.4.2.2. | RX Symbol Decoder | | | | | | 2.4.2.3. | TX Symbol Encoder | | | | | | 2.4.2.4. | Flow Control Block | 8 | | | | | 2.4.2.5. | CRC (Gen and Check Block) | 8 | | | | | 2.4.2.6. | RX Packet or Control Symbol De-assembly and Idle Sequence Deletio | | | | | | 2.4.2.7. | TX Packet or Control Symbol Assembling and Idle Sequence Insertion | | | | 2.5. | Logical | Layer AXI4 | I-Stream Serial RapidIO Interface | | | • | ID O | | | | | | 3. | | | | Interface Signals | | | | 3.1. | | J | ırator Settings | | | | 3.2. | Input a | nd Output S | Signals | 14 | | 4. | Timin | g Diagra | ms | | 20 | | | 4.1. | AXI4 Li | te Target W | rite Transaction | 20 | | | 4.2. | AXI4 Li | te Target R | ead Transaction | 20 | | | 4.3. | AXI4 S | tream Interf | ace | 21 | | 5. | Imple | mentatio | n of IP Core | e in Libero Design Suite | 22 | | | 5.1. | SmartD | esign | | 22 | | | | 5.1.1. | - | ng the CoreSRIO | | | | | 5.1.2. | • | s in Libero SoC | | | | | 5.1.3. | • | d Route in Libero SoC | | | | | 5.1.4. | System Ir | ntegration | 24 | | 6. | Regist | er Map and Descriptions | 25 | | | | | | | |-----|---------------------------|--------------------------------------|-----|--|--|--|--|--|--| | | 6.1. | SRC_OPR_CAR | 28 | | | | | | | | | 6.2. | PE_LL_CTRL_CSR | .29 | | | | | | | | | 6.3. | PE_FEATURES_CAR | 30 | | | | | | | | | 6.4. | LP_SRB_LANE_HDR | 31 | | | | | | | | | 6.5. | LP_SRB_HDR | 32 | | | | | | | | | 6.6. | LP_PORT_GEN_CTRL | 33 | | | | | | | | | 6.7. | LP_PORT_0_ERR_STAT | 34 | | | | | | | | | 6.8. | LP_PORT_0_CTRL2 | .36 | | | | | | | | | 6.9. | LP_PORT_0_CTRL | .38 | | | | | | | | | 6.10. | HOST_BDID_LOCK_CSR | 39 | | | | | | | | | 6.11. | LP_LN0_STATUS_0 | 40 | | | | | | | | | 6.12. | LCSBA1_CSR | 42 | | | | | | | | | 6.13. | DEV_INFO_CAR | 43 | | | | | | | | | 6.14. | DEV32_BDID_CSR | 44 | | | | | | | | | 6.15. | DEV_ID_CAR | 45 | | | | | | | | | 6.16. | DEST_OPR_CAR | 46 | | | | | | | | | 6.17. | COMP_TAG_CSR | 47 | | | | | | | | | 6.18. | BDID_CSR | 48 | | | | | | | | | 6.19. | ASSY_INFO_CAR | .49 | | | | | | | | | 6.20. | ASSY_ID_CAR | .50 | | | | | | | | 7. | Testin | g of CoreSRIO | 51 | | | | | | | | 8. | Additio | onal References | 52 | | | | | | | | | 8.1. | Known Issues and Workarounds | .52 | | | | | | | | | 8.2. | Discontinued Features and Devices | | | | | | | | | | 8.3. | Ordering Codes | | | | | | | | | 9. | Gloss | ary | 53 | | | | | | | | | | | | | | | | | | | 10. | Revisi | on History | 54 | | | | | | | | Mic | rochip | FPGA Support | .55 | | | | | | | | Mic | rochip | Information | 55 | | | | | | | | | | licrochip Website | | | | | | | | | | | ct Change Notification Service | | | | | | | | | | | mer Support | | | | | | | | | | | chip Devices Code Protection Feature | | | | | | | | | | | Notice | | | | | | | | | | • | marks | | | | | | | | | | | | | | | | | | | | | Quality Management System | | | | | | | | | | | | | | | | | | | | ## 1. CoreSRIO Overview CoreSRIO is a packet-switched interconnect intended primarily as an intra-system interface for chip-to-chip and board-to-board communications at Gigabyte-per-second performance levels. This version of the CoreSRIO is compliant to the following RapidIO v2.0 Specifications: - · Compliant with RapidIO v2.0 Part 1. Input-Output Logical Specification - Compliant with RapidIO v2.0 Part 3. Common Transport Specification - Compliant with RapidIO v2.0 Part 6. LP-Serial Physical Specification - · Compliant with AXI4-Lite and AXI4-Stream Specifications The I/O operation protocols work using request/response transaction pairs through the interconnect fabric. A processing element sends a request transaction to another processing element if it requires an activity to be carried out. The receiving processing element responds with a response transaction when the request has been completed or if an error condition is encountered. Each transaction is sent as a packet through the interconnect fabric. CoreSRIO supports all input and output operations as mentioned in the specifications to carry different Read, Write and Read-Modify-Write operations and Maintenance operations to support system exploration, initialization, and maintenance. Figure 1-1. CoreSRIO System-Level Block Diagram ## 2. Functional Description This section describes the functional description of CoreSRIO. ## 2.1 Register Block Register block contains all the RapidIO CARs, CSRs, and other control and status registers implemented in the core. All these registers are accessed by a host through an AXI4-Lite interface. ## 2.2 Logical Layer The Logical Layer block accepts the RapidIO request and responds to packet information from the host, which are required to be transmitted on the link, concatenates the received packet information according to the required packet format, and provides them to the Buffer Layer. The Logical Layer block accepts the RapidIO request and responds to packets from the buffer, which are received from the link, parses the packets based on the packet type and provides them to the host. ## 2.3 Buffer Layer Buffer Layer has two major blocks that are: Transmit Buffer and Receive Buffer modules. #### 2.3.1 Transmit Buffer Transmit Buffer module major functionalities are: - · Scheduling the Logic Layer packets - · Storing of packets received from the Logic Layer - Pass to Physical Layer - · Keep in the buffer, if the packet accepted is not received from Link Partner for the same packet and flow control A transmit asynchronous buffer is implemented to hold the input and output and maintenance packets. A round robin outgoing scheduler implementation chooses packets from the input and output and maintenance Logical Layer interfaces for transmiting to buffer. Transmit buffer works in Store-and-forward mode. The buffer must hold each packet until it has been successfully received by the Link Partner device and acknowledged. Once the packet acknowledgment is received the corresponding packet is discarded from the buffers. This block supports receiver-controlled flow control. ## 2.3.1.1 Receiver Controlled Flow Control When the buffer using receiver-controlled flow control, the buffer module depends on PHY retry protocol to control the flow to link partner. The transmit buffer provides CDC between the Physical Layer PHY\_CLK clock domain and the Logical Layer SYS CLK clock domain. ## 2.3.2 Receive Buffer The receive buffer stores the packets coming from the Physical Layer and passes to the Logical Layer in first-in-first-out sequence. The receive buffer provides clock domain crossing between the Physical Layer PHY\_CLK clock and the Logical Layer SYS\_CLK clock domain. ## 2.4 Physical Layer The Physical Layer comprises two major blocks: - PMA Interface Block - TX/RX Packet/Control Symbol Block © 2023 Microchip Technology Inc. User Guide DS50003490A-page 7 ## 2.4.1 PMA Interface Block This block is used to compensate clock offset between the recovered clock received from PolarFire or PolarFire SoC transceiver and PHY\_CLK, this block also does PCS functionality of encoding and decoding the data symbols. #### 2.4.1.1 Word Aligner Performs detection for the word boundaries. Receives unaligned or aligned data from the PMA, detects the code group boundary with K28.5 and outputs the aligned data and aligned status signal. #### 2.4.1.2 10b/8b Decoder Performs 8B10B decoding on properly aligned 10-bit code groups to convert them to the 8-bit characters. Outputs 8-bit decoded data along with the decode and disparity error status. #### 2.4.1.3 Elastic Buffer This block compensates up to a + or - 200 ppm difference between the input bit rate and output bit rate. Both rates have a + or -100 ppm tolerance. Receivers receive clock compensation sequence on each of its active input lanes at least once every 4096 characters are received. #### 2.4.1.4 8b/10b Encoder Performs 8B10B encoding on the 8-bit data to convert it to 10-bit code groups. Outputs 10 bits encoded data along with invalid K status signal. ## 2.4.2 TX/RX Packet/Control Symbol Block This block transmits and receives the data to a PMA interface block and performs the following tasks. - · Port initialization - · Packet and symbol assembling and idle character insertion - The packet or symbol delineation and idle character extraction - · ACKID insertion and checking for flow control - · CRC encoding and checking on packet and control symbol data #### 2.4.2.1 IDLE1/Clock Compensation Sequence Generation During initialization and packet transmission when there is no packet and control symbol available to transmit, this block generates idle sequence according to the control symbol supported and sends to the PMA interface block. This block also generates a clock compensation sequence to send in lane once in every 4096 transmit code group. #### 2.4.2.2 RX Symbol Decoder This block decodes the short control symbols received and sends the control signals to a different block for appropriate action. For example, Start Of Packet indication to packet decoder block. ACKID with packet\_accepted for successful transmission or packet\_retry for retransmission. ### 2.4.2.3 TX Symbol Encoder This block receives command from the flow control block and encodes the control symbols for transmission. ### 2.4.2.4 Flow Control Block Keeps track of the ACKID and flow control status from receive buffer block and generates appropriate control signals to the TX\_symbol generators block to send control symbol, if required. Also, sends the control signals to buffer module for retransmission or packet freeing from queue. ## 2.4.2.5 CRC (Gen and Check Block) The CRC generation block generates a CRC over the entire packet header and data payload, except for the first 6 bits of the first packet, which are covered by protocol. #### 2.4.2.5.1 CRC-16 The ITU polynomial x16+x12+x5+1 is used to generate the 16-bit CRC for packets. #### 2.4.2.5.2 CRC-5 The ITU polynomial x5+x4+x2+1 is used to generate the 5-bit CRC for Control Symbol 24. #### 2.4.2.6 RX Packet or Control Symbol De-assembly and Idle Sequence Deletion This block disassembly the input data into two data streams. One goes into the packet buffer, and the other goes into the control symbol decoder. This block also extracts idle sequence from the data stream. #### 2.4.2.7 TX Packet or Control Symbol Assembling and Idle Sequence Insertion The packet or symbol assembling, and idle character insertion block assembles packet data and control symbol into a proper output format. #### 2.5 Logical Layer AXI4-Stream Serial RapidIO Interface The host interface ports are built from AXI4-Stream interfaces. The AXI4-Stream protocol uses a ready/valid handshake to transfer information from a initiator to a target component. It uses a last beat indicator to designate packet boundaries. Finally, there are data and user signals which carry the actual packet information. On the target interfaces, the host provides the header information in the first beat of the data transfer. If data payload is available, then host provides it in the following beats. On the initiator interfaces, the core provides the header information on the first beat of the data transfer. If data payload is available, provide it in the following beats. The header format for the supported RapidIO packet types are provided on AXI4-Stream data (TDATA) and user (TUSER) signals as shown in the following figures. Table 2-1. Header Format When Endian Conversion is Disabled (EN\_LITTLE2BIG\_CNV = 0) | AXI4S_IO/<br>MT_TARG_TDATA | 63:56 | 55:48 | 47:40 | 39:32 | 31:24 | 23:16 | 15:8 | 7:0 | |----------------------------|----------------------|--------------------------------------------|----------------------------|-----------------------------------|----------------------------------|------------------------------------------------|-----------------------------|---------| | Type 2 or 5 (10) | {prio, tt,<br>ftype} | {transaction,<br>rdsize/wrsize} | srcTID | address[29:22] | address[21:14] | address[13:6] | {address[5:0],wdptr,xambos} | reserve | | Type 6 (10) | {prio, tt,<br>ftype} | reserved | | address[29:22] | address[21:14] | address[13:6] | {address[5:0],wdptr,xambos} | reserve | | Type 13 (RESP) | {prio, tt,<br>ftype} | {transaction, status} | target_info/<br>target TID | reserved | | | | | | Type 8 (MT) | {prio, tt,<br>ftype} | {transaction,<br>rdsize/wrsize/<br>status} | srcTID/target<br>TID | config_offset[20:13]/<br>reserved | config_offset[12:5]/<br>reserved | {config_offset[4:0],<br>wdptr, 2'b00}/reserved | reserved | | | AXI4S_IO/<br>MT_TARG_TUSER | 104:96 | 95:88 | 87:80 | 79:72 | 71:64 | 63:56 | 55:48 | 47:40 | 39:32 | 31:24 | 23:16 | 15:8 | 7:0 | |----------------------------|------------------------------------|-----------------|-------------------------------------|------------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|----------------------------------|------------------------|------------------------------|------------|------|-------------------| | 10 | {Reserved,<br>packet<br>CRC error} | address[31:24]/ | Extended<br>address[23:16]/<br>8'b0 | Extended<br>address[15:8]/<br>8'b0 | Extended<br>address[7:0]/<br>8'b0 | | Destination<br>ID[23:16]/<br>8'b0 | Destination<br>ID[15:8]/<br>8'b0 | Destination<br>ID[7:0] | Source<br>ID[31:24]/<br>8'b0 | ID[23:16]/ | | Source<br>ID[7:0] | | Type (8)<br>Maintenance | | | | {Reserved,<br>packet CRC<br>error} | Hope<br>Limit[7:0] | Destination<br>ID[31:24]/<br>8'b0 | Destination<br>ID[23:16]/<br>8'b0 | Destination<br>ID[15:8]/<br>8'b0 | Destination<br>ID[7:0] | Source<br>ID[31:24]/<br>8'b0 | | | Source<br>ID[7:0] | Table 2-2. Header Format When Endian Conversion is Enabled (EN\_LITTLE2BIG\_CNV = 1) | AXI4S_IO/<br>MT_INIT_TDATA | 63:56 | 55:48 | 47:40 | 39:32 | 31:24 | 23:16 | 15:8 | 7:0 | | |----------------------------|----------|-----------------------------|---------------|----------------------------------|-----------------------------------|-----------------------|-----------------------------------------|-----------------|--| | Type 2 or 5 (10) | reserved | {address[5:0],wdptr,xambcs} | address[13:6] | address[21:14] | address[29:22] | srcTID | {transaction,rdsize/<br>wrsize} | {prio,tt,ftype} | | | Type 6 (10) | reserved | {address[5:0],wdptr,xambcs} | address[13:6] | address[21:14] | address[29:22] | | reserved | | | | Type 13 (RESP) | | | reserved | | target_info/<br>target TID | {transaction, status} | {prio,tt,ftype} | | | | Type 8 (MT) | | | | config_offset[12:5]/<br>reserved | config_offset[20:13]/<br>reserved | srcTID/target<br>TID | {transaction, rdsize/<br>wrsize/status} | {prio,tt,ftype} | | | AXI4S_IO/<br>MT_INIT_TUSER | 104:96 | 95:88 | 87:80 | 79:72 | 71:64 | 63:56 | 55:48 | 47:40 | 39:32 | 31:24 | 23:16 | 15:8 | 7:0 | |----------------------------|------------------------------|------------------------------|-----------------------------|------------------------------|------------------------------|-------|----------------------------------|-----------------------------------|-------------------------------|------------------------------|------------------------|-----------------------|----------------------------| | Type (2, 5, 6, or 13) IO | Source<br>ID[31:24]/<br>8'b0 | Source<br>ID[23:16]/<br>8'b0 | Source<br>ID[15:8]/<br>8'b0 | | | | Destination<br>ID[15:8]/<br>8'b0 | Destination<br>ID[7:0] | address[31:24]/<br>8'b0 | address[23:16]/<br>8'b0 | address[15:8]/<br>8'b0 | address[7:0]/<br>8'b0 | packet CRC | | Type (8)<br>Maintenance | | | | Source<br>ID[31:24]/<br>8'b0 | Source<br>ID[23:16]/<br>8'b0 | | Source<br>ID[7:0] | Destination<br>ID[31:24]/<br>8'b0 | Destination<br>ID[23:16]/8'b0 | Destination<br>ID[15:8]/8'b0 | Destination<br>ID[7:0] | Hop<br>Limit[7:0] | {Reservd, packetCRC error} | **User Guide** DS50003490A-page 9 © 2023 Microchip Technology Inc. ## 3. IP Core Parameters and Interface Signals This section discusses the parameters in the CoreSRIO Configurator settings and I/O signals. ## 3.1 CoreSRIO Configurator Settings The following table lists the CoreSRIO for configuring the core. **Important:** The Name column in the following table shows the actual parameter names used in RTL. The Description column starts with the parameter names as they appear in the CoreSRIO Configurator. These parameters are user configurable and is available in the configuration window. **Table 3-1. Configurable Parameters** | Name | Valid Values | Default Value | Description | |--------------------------------|----------------------|---------------|------------------------------------------------------------------------------------------| | RESET_TYPE | Asynchronous | Asynchronous | | | | Synchronous | | This Parameter is used to select reset type. | | <b>Assembly Identity Para</b> | meters | | | | DEV_ID | 16'h0000-16'hFFFF | 16'h0000 | <b>Device Identifier</b> Uniquely identifies the type of device from the vendor. | | DEV_VEN_ID | 16'h0000-16'hFFFF | 16'h0000 | Device Vendor Identifier | | | | | Identifies the vendor that manufactured the device containing the processing element. | | <b>Device Information Para</b> | ameters | , | | | DEV_REV | 32'h00000000- | 32'h00000000 | Device Revision Level | | | 32'hFFFFFFF | | Identifies the revision level of the device. | | <b>Assembly Identity Para</b> | meters | | | | ASSY_ID | 16'h0000–16'hFFFF | 16'h0000 | Assembly Identifier Uniquely identify the type of assembly from the vendor. | | ASSY_VEN_ID | 16'h0000-16'hFFFF | 16'h0000 | Assembly Vendor Identifier | | | | | Identifies the vendor that manufactured the assembly or subsystem containing the device. | | Assembly Information F | Parameters | | | | ASSY_REV | 16'h0000-16'hFFFF | 16'h0000 | Assembly Revision Level | | | | | Identifies the revision level of the assembly. | | EXTD_FEATURES_PTR | 16'h0100-16'hFFFC | 16'h0100 | Extended Features Pointer | | | | | Pointer to first entry in Extended Features List. | | Processing Element (PE | E) Feature Parameter | rs | | | BRIDGE | 0-1 | 1 | Bridge | | | | | Indicator for PE capability of bridge to another interface. | | continued | Valid Values | Default Value | Description | |------------------------|--------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MEMORY | 0-1 | 1 | Memory | | MEMORY | 0-1 | | Indicator for PE physically addressable local address space, that can be accessed as an end point through non-maintenance (that is, non-coherent read and write) operations. This local address space may be limited to local configuration registers, or could be on-chip SRAM, and so on. | | PROCESSOR | 0-1 | 1 | Processor | | | | | Indicator for PE physical local processor or similar device that executes code. A device that bridges to an interface that connects to a processor does not count (see bit 31 above). | | EXTD_FEATURES | 0–1 | 1 | Extended Feature | | | | | Indicator for the PE extended features. If set to 1, then the extended features pointer is valid. | | DEV_ID_WIDTH | 8 bit | 8 bit | Device ID Width | | | 16 bit | | Device ID width for PE. | | | 32 bit | | | | EXTD_ADDR_SPRT | 34 bit | 34 bit | Extended Address Support | | | | | Indicates the number of address bits supported by the PE both as a source and target of an operation. | | Source Operation Parar | neters | | | | SRC_NREAD | 0-1 | 1 | Source NREAD | | | | | Enable source read operation. | | SRC_NWRITE | 0-1 | 1 | Source NWRITE | | | | | Enable source write operation. | | SRC_SWRITE | 0-1 | 1 | Source SWRITE | | | | | Enable source streaming-write operation. | | SRC_NWRITE_R | 0-1 | 1 | Source NWRITE_R | | | | | Enable source write-with-response operation. | | SRC_ACSWP | 0-1 | 1 | Source Atomic Comp-Swap | | | | | Enable source atomic compare-and-swap operation. | | SRC_ATSWP | 0-1 | 1 | Source Atomic Test-Swap | | | | | Enable source atomic test-and-swap operation. | | SRC_AINC | 0-1 | 1 | Source Atomic Increment | | | | | Enable source atomic increment operation. | | SRC_ADEC | 0-1 | 1 | Source Atomic Decrement | | | | | Enable source atomic decrement operation. | | SRC_ASET | 0-1 | 1 | Source Atomic Set | | | | | Enable source atomic set operation. | | | | | | | continued | | | | |-------------------------------|--------------------|---------------|--------------------------------------------------------------------| | Name | Valid Values | Default Value | Description | | SRC_ACLR | 0-1 | 1 | Source Atomic Clear | | | | | Enable source atomic clear operation. | | SRC_ASWP | 0-1 | 1 | Source Atomic Swap | | | | | Enable source atomic swap operation. | | <b>Destination Operations</b> | Parameters | | | | DEST_NREAD | 0-1 | 1 | Destination NREAD | | | | | Enable destination read operation. | | DEST_NWRITE | 0-1 | 1 | Destination NWRITE | | | | | Enable destination write operation. | | DEST_SWRITE | 0-1 | 1 | Destination SWRITE | | | | | Enable destination streaming-write operation. | | DEST_NWRITE_R | 0-1 | 1 | Destination NWRITE_R | | | | | Enable destination write-with-response operation. | | DEST_ACSWP | 0-1 | 1 | Destination Atomic Comp-Swap | | | | | Enable destination atomic compare-and-swap operation. | | DEST_ATSWP | 0-1 | 1 | Destination Atomic Test-Swap | | | | | Enable destination atomic test-and-swap operation. | | DEST_AINC | 0-1 | 1 | Destination Atomic Increment | | | | | Enable destination atomic increment operation. | | DEST_ADEC | 0-1 | 1 | Destination Atomic Decrement | | | | | Enable destination atomic decrement operation. | | DEST_ASET | 0-1 | 1 | Destination Atomic Set | | | | | Enable destination atomic set operation. | | DEST_ACLR | 0-1 | 1 | Destination Atomic Clear | | | | | Enable destination atomic clear operation. | | DEST_ASWP | 0-1 | 1 | Destination Atomic Swap | | | | | Enable destination atomic swap operation. | | Local Configuration Sp | ace Base Address P | arameters | | | LCSBA | 32'h00000000- | 32'h00000000 | Default Base Address | | | 32'hFFFFFFF | | Default value for bits [33:3] of a 34-bit local physical address. | | | | | (Valid range for 34-bit address mode is 32'h00000000–32'h7FFFFFF). | | Base Device ID Parame | ters | | | | continued | | | | |-------------------------|--------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------| | Name | Valid Values | Default Value | Description | | DEV8_BASE_DEV_ID | 8'h00-8'hFF | 8'h00 | 8-bit Mode Device ID | | | | | Device ID value when Device ID Width is selected for 8-bit mode. | | | | | Available only when DEV_ID_WIDTH = 8 bit | | DEV16_BASE_DEV_ID | 16'h0000- 16'hFFFF | 16'h0000 | 16-bit Mode Device ID | | | | | Device ID value when Device ID Width is selected for 16-bit mode. | | | | | Available only when DEV_ID_WIDTH = 16 bit | | DEV32_BASE_DEV_ID | 32'h00000000- | 32'h00000000 | 32-bit Mode Device ID | | | 32'hFFFFFFF | | Device ID value when Device ID Width is selected for 32-bit mode. | | | | | Available only when DEV_ID_WIDTH = 32 bit | | General Parameters | | | | | EN_LITTLE2BIG_CNV | 0-1 | 1 | Enable Little to Big Endian Conversion | | | | | 0 – Disable Endian Conversion. This option must be selected when data input on the host side interface is in big-endian format. | | | | | 1 – Enable Endian Conversion. This option must be selected when data input on the host side interface is in little-endian format. | | NUM_STAGE | 2-5 | 2 | Number of Synchronizer Stages | | | | | Number of synchronizer stages can be configured for the signals crossing the clock domain. | | Physical Layer Configu | ration | | | | BAUD_RATE | 1.25 Gbps | 2.5 Gbps | Baud Rate (SERDES line rate) | | | 2.5 Gbps | | | | | 3.125 Gbps | | | | | 5.0 Gbps | | | | HOST | 0-1 | 1 | Host | | | | | 0 – agent or target device | | | | | 1 – host device | | MASTER_EN | 0-1 | 1 | Initiater Enable | | | | | 0 – Initiater disabled | | | | | 1 – Initiater Enabled | | DISCOVERED | 0-1 | 0 | Discovered | | | | | 0 – PE not discovered previously | | | | | 1 – PE discovered previously | | Transceiver Type Config | guration | | | | continued | | | | |------------------|--------------|---------------|------------------------------------------------------------| | Name | Valid Values | Default Value | Description | | LN0_TX_LANE_TYPE | Short run | Short Run | LN0_Transmitter_type Indicates the lane type 0 - short run | | LN0_RX_LANE_TYPE | Short run | Short Run | LN0_Receiver_type Indicates the lane type: 0 - short run | These are generated parameters from Configurable parameters and are not available to the user. **Table 3-2. Generate Parameters** | Parameter | Range | Default Value | Description | |-----------------|------------|---------------|-------------------------------------------------------------------------------------------------------------| | EPCS_DATA_WIDTH | 10 –<br>20 | 20 | 10 bits PMA-PCS interface, when BAUD_RATE = 1.25 Gbps 20 bits PMA-PCS interface, when BAUD_RATE > 1.25 Gbps | #### 3.2 **Input and Output Signals** The following table lists the clock ports for CoreSRIO. Table 3-3. Clocks and Reset | Port Name | Width | Direction | Description | |---------------------|---------|------------------|--------------------------------------------------------------------------------------------------| | Clock and Reset for | AXI4-L | ite interfac | e | | ACLK | 1 | Input | AXI4-Lite Clock | | ARESETN | 1 | Input | AXI4-Lite reset Active low, asynchronous reset input. | | | | | This reset can be asserted asynchronously, but the de-assertion is synchronous to ACLK clock. | | | | | This reset is used as asynchronous reset in non-RTG4 device families. | | | | | This reset is used as synchronous reset in RTG4 <sup>™</sup> device family. | | | | | Note: Reset synchronizer must be implemented external to the IP Core. | | Clock and Reset for | all Log | ical Layer | Interfaces | | SYS_CLK | 1 | Input | System Clock/Logical Layer Clock This clock is used for all AXI4 Stream interface. | | SYS_RST_N | 1 | Input | System Reset/Logical Layer Reset Active low, asynchronous reset input. | | | | | This reset can be asserted asynchronously, but the de-assertion is synchronous to SYS_CLK clock. | | | | | This reset is used as asynchronous reset in non-RTG4 device families. | | | | | This reset is used as synchronous reset in RTG4 device family. | | | | | <b>Note:</b> Reset synchronizer must be implemented external to the IP Core. | | Clock and Reset for | SRIO 1 | _<br>Гransmit In | terface | | continued | | | | |---------------------|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------| | Port Name | Width | Direction | Description | | LANE0_TX_CLK | 1 | Input | Lane 0 Transmit Clock Note: PHY_CLK is same as this LANE0_TX_CLK | | LANE0_TX_RST_N | 1 | Input | Lane 0 Transmit Reset Active low, asynchronous reset input. This reset can be asserted asynchronously, but the de-assertion is | | | | | synchronous to LANE0_TX_CLK clock. This reset is used as asynchronous reset in non-RTG4 device families. | | | | | This reset is used as synchronous reset in RTG4 device family. | | | | | Note: Reset synchronizer must be implemented external to the IP Core. | | Clock and Reset for | SRIO F | Receive Int | erface | | LANE0_RX_CLK | 1 | Input | Lane 0 Receive Clock | | LANE0_RX_RST_N | 1 | Input | Lane 0 Receive Reset Active low, asynchronous reset input. | | | | | This reset can be asserted asynchronously, but the de-assertion is synchronous to LANE0_RX_CLK clock. | | | | | This reset is used as asynchronous reset in non-RTG4 device families. | | | | | This reset is used as synchronous reset in RTG4 device family. | | | | | <b>Note:</b> Reset synchronizer must be implemented external to the IP Core. | The following table provides all input and output ports of CoreSRIO. The Clock Domain column in the following table indicates the input ports and the output ports expected to be synchronized in the respective clock domain. Table 3-4. AXI4-Lite Register Target Interface | Port | Width | Direction | Clock Domain | Description | | | | |-----------------------------|-------|-----------|--------------|----------------------------------------------------------------------------------------------|--|--|--| | Write Address Channel Ports | | | | | | | | | AXI4L_CS_TARG_AWVALID | 1 | Input | ACLK | AXI4-Lite Write Address Valid | | | | | AXI4L_CS_TARG_AWREADY | 1 | Output | ACLK | AXI4-Lite Write Address Ready | | | | | AXI4L_CS_TARG_AWADDR | 24 | Input | ACLK | AXI4-Lite Write Address | | | | | Write Data Channel Ports | | | | | | | | | AXI4L_CS_TARG_WVALID | 1 | Input | ACLK | AXI4-Lite Write Data Valid | | | | | AXI4L_CS_TARG_WREADY | 1 | Output | ACLK | AXI4-Lite Write Data Ready | | | | | AXI4L_CS_TARG_WDATA | 32 | Input | ACLK | AXI4-Lite Write Data | | | | | AXI4L_CS_TARG_WSTRB | 4 | Input | ACLK | AXI4-Lite Write Data Strobe. This port is unused. All write data bytes are considered valid. | | | | | Write Response Channel Port | ts | | | | | | | | AXI4L_CS_TARG_BVALID | 1 | Output | ACLK | AXI4-Lite Write Response Valid | | | | | AXI4L_CS_TARG_BREADY | 1 | Input | ACLK | AXI4-Lite Write Response Ready | | | | | AXI4L_CS_TARG_BRESP | 2 | Output | ACLK | AXI4-Lite Write Response | | | | | Read Address Channel Ports | | | | | | | | | continued | | | | | | | |-------------------------|-------|-----------|--------------|------------------------------|--|--| | Port | Width | Direction | Clock Domain | Description | | | | AXI4L_CS_TARG_ARVALID | 1 | Input | ACLK | AXI4-Lite Read Address Valid | | | | AXI4L_CS_TARG_ARREADY | 1 | Output | ACLK | AXI4-Lite Read Address Ready | | | | AXI4L_CS_TARG_ARADDR | 24 | Input | ACLK | AXI4-Lite Read Address | | | | Read Data Channel Ports | | | | | | | | AXI4L_CS_TARG_RVALID | 1 | Output | ACLK | AXI4-Lite Read Data Valid | | | | AXI4L_CS_TARG_RREADY | 1 | Input | ACLK | AXI4-Lite Read Data Ready | | | | AXI4L_CS_TARG_RDATA | 32 | Output | ACLK | AXI4-Lite Read Data | | | | AXI4L_CS_TARG_RRESP | 2 | Output | ACLK | AXI4-Lite Read Response | | | Table 3-5. AXI4-Stream I/O Target Interface | Port | Width | Direction | Clock<br>Domain | Description | |----------------------|-------|-----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AXI4S_IO_TARG_TVALID | 1 | Input | SYS_CLK | AXI4-Stream Valid Indicates that the initiator is driving a valid transfer. | | AXI4S_IO_TARG_TREADY | 1 | Output | SYS_CLK | AXI4-Stream Ready Indicates that the core can accept a transfer in current clock cycle. | | AXI4S_IO_TARG_TDATA | 64 | Input | SYS_CLK | AXI4-Stream Data Host provides the RapidIO header in the first beat. The header format for supported RapidIO packets are defined under the Header Format section. | | | | | | If the RapidIO data payload is available, then host shall provide them in the following beats. | | AXI4S_IO_TARG_TLAST | 1 | Input | SYS_CLK | AXI4-Stream Data Last<br>Host shall assert this input to indicate the last data of<br>each RapidIO packet. | | AXI4S_IO_TARG_TUSER | 96 | Input | SYS_CLK | AXI4-Stream Write Data User<br>Host shall provide the following information in the first<br>beat (data on user signal is considered valid only<br>during the first beat) | | | | | | [95:64] Extended address field of RapidIO packet. If the extended address field is 16 bits, then the most significant bits are padded with zeros. If the extended address field does not exist, then these bits are tied to zero. | | | | | | [63:32] DestinationID field of RapidIO packet. If the destinationID field is 8 bits or 16 bits, then the most significant bits are padded with zeros. | | | | | | [31:0] SourceID field of RapidIO packet. If the destinationID field is 8 bits or 16 bits, then the most significant bits are padded with zeros. | Table 3-6. AXI4-Stream I/O Initiator Interface | Port | Width | Direction | Clock<br>Domain | Description | |----------------------|-------|-----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AXI4S_IO_INIT_TVALID | 1 | Output | SYS_CLK | AXI4-Stream Valid Indicates that the core drives a valid transfer. | | AXI4S_IO_INIT_TREADY | 1 | Input | SYS_CLK | AXI4-Stream Ready<br>Indicates that the target can accept a transfer in current<br>clock cycle. | | AXI4S_IO_INIT_TDATA | 64 | Output | SYS_CLK | AXI4-Stream Data Core provides the RapidIO header in the first beat. The header format for supported RapidIO packets are defined under the Header Format section. | | | | | | If the RapidIO data payload is available, then core provides them in the following beats. | | AXI4S_IO_INIT_TLAST | 1 | Output | SYS_CLK | AXI4-Stream Data Last Core will assert this output to indicate the last data of each RapidIO packet. | | AXI4S_IO_INIT_TUSER | 104 | Output | SYS_CLK | AXI4-Stream Write Data User<br>Core will provide the following information in the first<br>beat (data on user signal is considered valid only during<br>the first beat) | | | | | | [103:97] Reserved | | | | | | [96] CRC error detected on the received IO packet. This bit is valid when AXI4S_IO_INIT_TLAST is set. | | | | | | [95:64] Extended address field of RapidIO packet. If the extended address field is 16 bits, then the most significant bits are padded with zeros. If the extended address field does not exist, then these bits are tied to zero. | | | | | | [63:32] DestinationID field of RapidIO packet. If the destinationID field is 8 bits or 16 bits, then the most significant bits are padded with zeros. | | | | | | [31:0] – sourceID field of RapidIO packet. If the destinationID field is 8 bits or 16 bits, then the most significant bits are padded with zeros. | Table 3-7. AXI4-Stream Maintenance Target Interface | Port | Width | Direction | Clock<br>Domain | Description | |----------------------|-------|-----------|-----------------|-----------------------------------------------------------------------------------------------| | AXI4S_MT_TARG_TVALID | 1 | Input | SYS_CLK | AXI4-Stream Valid Indicates that the initiator drives a valid transfer. | | AXI4S_MT_TARG_TREADY | 1 | Output | SYS_CLK | AXI4-Stream Ready<br>Indicates that the core can accept a transfer in<br>current clock cycle. | | continued | continued | | | | | | | |---------------------|-----------|-----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Port | Width | Direction | Clock<br>Domain | Description | | | | | AXI4S_MT_TARG_TDATA | 64 | Input | SYS_CLK | AXI4-Stream Data Host shall provide the RapidIO header in the first beat. The header format for supported RapidIO packets are defined under the Header Format section. | | | | | | | | | If the RapidIO data payload is available, then host shall provide them in the following beats. | | | | | AXI4S_MT_TARG_TLAST | 1 | Input | SYS_CLK | AXI4-Stream Data Last<br>Host shall assert this input to indicate the last data of<br>each RapidIO packet. | | | | | AXI4S_MT_TARG_TUSER | 72 | Input | SYS_CLK | AXI4-Stream Write Data User Host shall provide the following information in the first beat (data on user signal is considered valid only during the first beat) | | | | | | | | | [71:64] hop_count field of RapidIO packet. | | | | | | | | | [63:32] destinationID field of RapidIO packet. If the destinationID field is 8 bits or 16 bits, then the most significant bits are padded with zeros. | | | | | | | | | [31:0] – sourceID field of RapidIO packet. If the destinationID field is 8 bits or 16 bits, then the most significant bits are padded with zeros. | | | | Table 3-8. AXI4-Stream Maintenance Initiator Interface | Port | Width | Direction | Clock<br>Domain | Description | |----------------------|-------|-----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AXI4S_MT_INIT_TVALID | 1 | Output | SYS_CLK | AXI4-Stream Valid Indicates that the core drives a valid transfer. | | AXI4S_MT_INIT_TREADY | 1 | Input | SYS_CLK | AXI4-Stream Ready<br>Indicates that the target can accept a transfer in<br>current clock cycle. | | AXI4S_MT_INIT_TDATA | 64 | Output | SYS_CLK | AXI4-Stream Data Core will provide the RapidIO header in the first beat. The header format for supported RapidIO packets are defined under the Header Format section. If the RapidIO data payload is available, then core will provide them in the following beats. | | AXI4S_MT_INIT_TLAST | 1 | Output | SYS_CLK | AXI4-Stream Data Last Core will assert this output to indicate the last data of each RapidIO packet. | | continued | | | | | |---------------------|-------|-----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Port | Width | Direction | Clock<br>Domain | Description | | AXI4S_MT_INIT_TUSER | 80 | Output | SYS_CLK | AXI4-Stream Write Data User Core will provide the following information in the first beat (data on user signal is considered valid only during the first beat) | | | | | | [79:73] Reserved | | | | | | [72] CRC error detected with the received Maintenance packet. This bit is valid when AXI4S_MT_INIT_TLAST is set. | | | | | | [71:64] hop_count field of RapidIO packet. | | | | | | [63:32] destinationID field of RapidIO packet. If the destinationID field is 8 bits or 16 bits, then the most significant bits are padded with zeros. | | | | | | [31:0] sourceID field of RapidIO packet. If the destinationID field is 8 bits or 16 bits, then the most significant bits are padded with zeros. | ## Table 3-9. SRIO Transmit Interface | Port | Width | Direction | Clock Domain | Description | |------------------------------------------------|-----------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EPCS_TX_DATA_LN0<br>[EPCS_DATA_WIDTH<br>-1: 0] | EPCS_DATA_WIDTH | Output | LANE0_TX_CLK | Lane 0 Transmit Data to SERDES. | | EPCS_0_TX_VAL_LN0 | 1 | Output | LANE0_TX_CLK | Lane 0 Transmit valid: This signal is used to transmit valid data. If deasserted, the PMA macro is put in electrical idle 1. This signal must be generated one clock cycle earlier than corresponding EPCS_TXDATA signals. These signals are active-high. | ## Table 3-10. SRIO Receive Interface | Port | Width | Direction | Clock Domain | Description | |-----------------------------------------------|-----------------|-----------|--------------|------------------------------------------------------------------------------------------------------------------------| | EPCS_RX_DATA_LN0<br>[EPCS_DATA_WIDTH-1:<br>0] | EPCS_DATA_WIDTH | Input | LANE0_RX_CLK | Lane 0 Receive Data from SERDES. | | EPCS_0_RX_VAL_LN0 | 1 | Input | LANE0_RX_CLK | Lane 0 Receiver detects incoming data (not in electrical idle) and CDR PLL is locked to the input bit stream. | | EPCS_RX_IDLE_LN0 | 1 | Input | LANE0_TX_CLK | Lane 0 PHY Receive Idle: This signal is used to signal an electrical idle condition detected by the PMA control logic. | ## 4. Timing Diagrams This section discusses various timing diagrams. ## 4.1 AXI4 Lite Target Write Transaction The following figure shows the AXI4 lite target write transaction timing diagram. Figure 4-1. AXI4 Lite Target Write Transaction ## 4.2 AXI4 Lite Target Read Transaction The following figure shows the AXI4 lite target read transaction timing diagram. Figure 4-2. AXI4 Lite Target Read Transaction ## 4.3 AXI4 Stream Interface The following figure shows the AXI4 stream target transaction timing diagram. Figure 4-3. AXI4 Stream Target Transaction ## 5. Implementation of IP Core in Libero Design Suite This section describes implementation of the CoreSRIO in Libero Design Suite. ## 5.1 SmartDesign CoreSRIO is available for download to the SmartDesign IP Catalog through the Libero SoC web repository. For more information on using SmartDesign to instantiate, configure, connect, and generate cores, see the Libero SOC online help. The following figure shows an example of an instantiated view of CoreSRIO on the SmartDesign canvas. Figure 5-1. Instantiation of CoreSRIO on Smart Design Canvas ## 5.1.1 Configuring the CoreSRIO This following figures show how the core instance can be configured using its configuration GUI. Figure 5-2. CoreSRIO Configuration GUI Figure 5-3. CoreSRIO Identification Configuration GUI Figure 5-4. CoreSRIO Feature Configuration GUI ## 5.1.2 Synthesis in Libero SoC To run synthesis, perform the following steps: 1. With the configuration selected in the configuration GUI, set the design root appropriately. 2. Under Implement Design, on the Design Flow tab, right click Synthesize and click Run. ### 5.1.3 Place and Route in Libero SoC To run the place and route, perform the following steps: - 1. With the configuration selected in the configuration GUI, set the design root appropriately. - 2. Under Implement Design, on the Design Flow tab, right click Place and Route and click Run. ## 5.1.4 System Integration This section provides hints to ease the integration of CoreSRIO. Figure 5-5. CoreSRIO System Integration Reset for SRIO is generated from MiV by driving GPIO output. - SRIO C0 0 has LANE0 RX CLK and LANE0 TX CLK clocks. - LANE0\_TX\_CLK is connected to 125 MHz LANE0\_TX\_CLK\_R of PF\_XCVR\_0. - LANE0\_RX\_CLK is connected to 125 MHz LANE0\_RX\_CLK\_G of PF\_XCVR\_0. - The AXI4ProtoConv is used for memory mapped to stream interface and vice-versa. - AXI4Lite interface is used to configure SRIO Registers. - The ACLK and SYS\_CLK of SRIO is connected to 50 MHz OUT0\_FAB\_CLK\_0 of PF\_CCC\_C0\_0. Microchip Technology Inc. User Guide ### **Register Map and Descriptions** 6. | Offset | Name | Bit Pos. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |----------|----------------|--------------|-----------|-------------------|------------|------------|-------------------|-----|------------|------------|--|--|--| | | | 7:0 | | | | DEV_VE | N ID[7:0] | | | | | | | | | | 15:8 | | | | DEV_VEN | | | | | | | | | 0x00 | DEV_ID_CAR | 23:16 | | | | DEV_ | | | | | | | | | | | 31:24 | | | | DEV_I | | | | | | | | | | | 7:0 | | | | DEV_R | EV[7:0] | | | | | | | | 0x04 | DEV INEO CAR | 15:8 | | | | DEV_RI | EV[15:8] | | | | | | | | 0004 | DEV_INFO_CAR | 23:16 | | | | DEV_RE | | | | | | | | | | | 31:24 | | | | DEV_RE | V[31:24] | | | | | | | | | | 7:0 | | ASSY_VEN_ID[7:0] | | | | | | | | | | | 0x08 | ASSY_ID_CAR | 15:8 | | ASSY_VEN_ID[15:8] | | | | | | | | | | | | | 23:16 | | | | ASSY_ | | | | | | | | | | | 31:24 | | | | ASSY_ | | | | | | | | | | | 7:0 | | | | EXTD_FEATU | | | | | | | | | 0x0C | ASSY_INFO_CAR | 15:8 | | | | | RES_PTR[15:8] | | | | | | | | | | 23:16 | | | | ASSY_F | | | | | | | | | | | 31:24 | | | | ASSY_R | EVID EEATH | | | | | | | | | PE_FEATURES_CA | 7:0 | | | | | EXTD_FEATU<br>RES | EXT | D_ADDR_SPR | T[2:0] | | | | | 0x10 | R | 15:8 | | | | DEV32_SPRT | | | | | | | | | | | 23:16 | | | | | | | | | | | | | 044 | | 31:24 | | MEMORY | PROCESSOR | | | | | | | | | | 0x14<br> | Reserved | | | | | | | | | | | | | | 0x17 | r coci ved | | | | | | | | | | | | | | | | 7:0 | SRC_AINC | SRC_ADEC | SRC_ASET | SRC ACLR | SRC_ASWP | | | | | | | | | | | _ | SRC NWRIT | SRC_SWRIT | | _ | | 000 100110 | 000 4704/0 | | | | | 0x18 | SRC_OPR_CAR | 15:8 | SRC_NREAD | E | E | E_R | | | SRC_ACSWP | SRC_ATSWP | | | | | | | 23:16 | | | | | | | | | | | | | | | 31:24 | | | | | | | | | | | | | | | 7:0 | | | DEST_ASET | | | | | | | | | | | | 15:8 | | | DEST_SWRIT | | | | | DEST_ATSW | | | | | 0x1C | DEST_OPR_CAR | | D | Е | E | E_R | | | Р | Р | | | | | | | 23:16 | | | | | | | | | | | | | 000 | | 31:24 | | | | | | | | | | | | | 0x20 | Reserved | | | | | | | | | | | | | | <br>0x4B | rteserveu | | | | | | | | | | | | | | OXID | | 7:0 | | | | | | EXT | D_ADDR_CTR | L[2:0] | | | | | | | 15:8 | | | | | | | | , | | | | | 0x4C | PE_LL_CTRL_CSR | 23:16 | | | | | | | | | | | | | | | 31:24 | | | | | | | | | | | | | 0x50 | | | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | | | 0x5B | | | | | | | | | | | | | | | | | 7:0 | | | | LCSB | | | | | | | | | 0x5C | LCSBA1_CSR | 15:8 | | | | LCSB/ | | | | | | | | | | | 23:16 | | I | | LCSBA | <u> </u> | | | | | | | | | | 31:24<br>7:0 | | | | | LCSBA[30:24] | | | | | | | | | | 15:8 | | | | DEV16_BASE | DEV_ID[7:0] | | | | | | | | 0x60 | BDID_CSR | 23:16 | | | | DEV10_BASE | | | | | | | | | | | 31:24 | | | | DE VO_DAOL | _5= 1_15[1.0] | | | | | | | | | | 7:0 | | | | DEV32 BDI | D CSR[7:0] | | | | | | | | | | 15:8 | | | | DEV32_BDII | | | | | | | | | 0x64 | DEV32_BDID_CSR | 23:16 | | | | DEV32_BDID | | | | | | | | | | | 31:24 | | | | DEV32_BDID | | | | | | | | | | | | 1 | | | | | | | | | | | | con | tinued | | | | | | | | | | | | | |--------|----------------------|----------------|------------|-------------------------------------------------|-------------------------|---------------------|-------------------|-----------------|-------------|------------|--|--|--| | | | D'I D | | | | | | | | | | | | | Offset | Name | Bit Pos. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | 7:0 | | | | HOST_BASE_ | | | | | | | | | 0x68 | HOST_BDID_LOCK | 15:8 | | HOST_BASE_DEV32_ID[15:8] HOST_BASE_DEV_ID[7:0] | | | | | | | | | | | | _CSR | 23:16<br>31:24 | | | | | | | | | | | | | | | 7:0 | | | | | _DEV_ID[15:8] | | | | | | | | | | 15:8 | | COMP_TAG_CSR[7:0] COMP_TAG_CSR[15:8] | | | | | | | | | | | 0x6C | COMP_TAG_CSR | 23:16 | | COMP_TAG_CSR[23:16] | | | | | | | | | | | | | 31:24 | | | | | _CSR[31:24] | | | | | | | | 0x70 | | | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | | | 0xFF | | | | | | | | | | | | | | | | | 7:0 | | | | | D[7:0] | | | | | | | | 0x0100 | LP_SRB_HDR | 15:8 | | | | | D[15:8] | | | | | | | | | | 23:16<br>31:24 | | | | | TR[7:0] | | | | | | | | 0x0104 | | 31:24 | | | | EF_P1 | R[15:8] | | | | | | | | | Reserved | | | | | | | | | | | | | | 0x013B | | | | | | | | | | | | | | | | | 7:0 | | | | | | | | | | | | | | LD DODT CEN CT | 15:8 | | | | | | | | | | | | | 0x013C | LP_PORT_GEN_CT<br>RL | 23:16 | | | | | | | | | | | | | | IXE. | 31:24 | HOST | MASTER | DISCOVERE<br>D | | | | | | | | | | 0x0140 | | | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | | | 0x0153 | | | | | | | | | | | | | | | | | 7:0 | | | | | | | | | | | | | | LD DODT & OTDI | 15:8 | 0.5.004110 | 0.5.004440 | 0.405.00411 | 0.405.00411 | 5.0.004110 | 5.0.004110 | | | | | | | 0x0154 | LP_PORT_0_CTRL<br>2 | 23:16 | SUPPORT | ENABLE | 3.125_GBAU<br>D_SUPPORT | | SUPPORT | ENABLE | | | | | | | | | | SUFFORT | | | | SUFFORT | LIVABLE | 1.25 GBAUD | 1.25_GBAUD | | | | | | | 31:24 | | SELECTED_B | AUDRATE[3:0] | | | | _SUPPORT | _ENABLE | | | | | | | 7.0 | | | | | | | | PORT_UNINI | | | | | | | 7:0 | | | | | | | PORT_OK | TIALIZED | | | | | | | 15:8 | | | | | | INPUT_RETR | | | | | | | | LP_PORT_0_ERR_ | 10.0 | | | | | | Y_STOPPED | | | | | | | 0x0158 | STAT | 00.40 | | | | OUTPUT_RE | | OUTPUT_RE | | | | | | | | | 23:16 | | | | TRY_ENCOU<br>NTERED | TRIED | TRY_STOPP<br>ED | | | | | | | | | | | | | | FLOW_CONT | | | | | | | | | | 31:24 | | | IDLE_SEQ | UENCE[1:0] | ROL_MODE | | | | | | | | | | 7:0 | | | | | | | | PORT_TYPE | | | | | 0.0450 | LD DODT A CTD | 15:8 | | | | | | | | _ | | | | | 0x015C | LP_PORT_0_CTRL | 23:16 | | | | | | | | | | | | | | | 31:24 | | | INITIALIZ | ZED_PORT_W | IDTH[2:0] | PORT_V | VIDTH_OVERF | RIDE[2:0] | | | | | 0x0160 | | | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | | | 0x0FFF | | 7:0 | | | | | D[7.0] | | | | | | | | | ID SDR LANE UD | 7:0<br>15:8 | | | | | D[7:0]<br>D[15:8] | | | | | | | | 0x1000 | LP_SRB_LANE_HD<br>R | 23:16 | | | | | TR[7:0] | | | | | | | | | | 31:24 | | | | | R[15:8] | | | | | | | | 0x1004 | | J1.27 | | | | L1 _1 · 1 | 10.0] | | | | | | | | | Reserved | | | | | | | | | | | | | | 0x100F | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **Register Map and Descriptions** | continued | | | | | | | | | | | |-----------|-----------------|------------|------------------------------|---------|-----------------------|------------------------|----------------------------------------|------------|--------------|------------| | Offset | Name | Bit Pos. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 7:0 | LANE SYNC<br>STATE<br>CHANGE | | | | | | | | | 0x1010 | LP_LN0_STATUS_0 | 15:8 | | | RECEIVER<br>LANE SYNC | RECEIVER<br>LANE READY | 8B | 10B DECODI | NG ERRORS [3 | 3:0] | | | | 23:16 LANE | | LANE_NU | MBER[3:0] | | TRANSMITTE TRANSMITTE RECEIVER_TYPE[1: | | | _TYPE[1:0] | | | | 31:24 | | | | PORT_NU | MBER[7:0] | | | | ## 6.1 SRC\_OPR\_CAR Name: SRC\_OPR\_CAR Offset: 0x018 Reset: 0x0 Property: Read-only Processing Element Features CAR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------------------------|-----------------------------|------------------------------|-----------------|---------------------------------------------|---------------|----|----------------|---------------------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | • | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit | 15<br>SRC_NREAD | 14<br>SRC_NWRITE | | 12<br>SRC_NWRITE_ | 11 | 10 | 9<br>SRC_ACSWP | 8<br>SRC_ATSWP | | Bit | | | | | 11 | 10 | | | | Bit<br>Access | | | | SRC_NWRITE_ | 11 | 10 | | | | | SRC_NREAD | SRC_NWRITE | SRC_SWRITE | SRC_NWRITE_<br>R | 11 | 10 | SRC_ACSWP | SRC_ATSWP | | Access | SRC_NREAD | SRC_NWRITE | SRC_SWRITE | SRC_NWRITE_<br>R<br>R | 11 | 10 | SRC_ACSWP | SRC_ATSWP | | Access | SRC_NREAD | SRC_NWRITE | SRC_SWRITE | SRC_NWRITE_<br>R<br>R | 3 | 2 | SRC_ACSWP | SRC_ATSWP | | Access<br>Reset | SRC_NREAD R 0 | SRC_NWRITE R 0 | SRC_SWRITE R 0 | SRC_NWRITE_<br>R<br>R<br>0 | | | SRC_ACSWP R 0 | SRC_ATSWP<br>R<br>0 | | Access<br>Reset | SRC_NREAD R 0 7 | SRC_NWRITE R 0 | R 0 | SRC_NWRITE_<br>R<br>R<br>0 | 3 | | SRC_ACSWP R 0 | SRC_ATSWP<br>R<br>0 | | Access<br>Reset<br>Bit | SRC_NREAD R 0 7 SRC_AINC | SRC_NWRITE R 0 6 SRC_ADEC | R 0 5 SRC_ASET | SRC_NWRITE_<br>R<br>R<br>0<br>4<br>SRC_ACLR | 3<br>SRC_ASWP | | SRC_ACSWP R 0 | SRC_ATSWP<br>R<br>0 | Bit 15 - SRC\_NREAD PE supports read operation. Bit 14 - SRC\_NWRITE PE supports write operation. **Bit 13 – SRC\_SWRITE** PE supports streaming-write operation. Bit 12 – SRC\_NWRITE\_R PE supports write-with-response operation. Bit 9 - SRC\_ACSWP PE supports atomic compare-and-swap operation. Bit 8 - SRC\_ATSWP PE supports test-and-swap operation. Bit 7 - SRC\_AINC PE supports atomic increment operation. Bit 6 - SRC\_ADEC PE supports atomic decrement operation. Bit 5 - SRC\_ASET PE supports atomic set operation. Bit 4 – SRC\_ACLR PE supports atomic clear operation. Bit 3 - SRC\_ASWP PE supports atomic swap operation. ## 6.2 PE\_LL\_CTRL\_CSR Name: PE\_LL\_CTRL\_CSR Offset: 0x04C Reset: 0x1 Property: Read/Write Processing Element Logical Layer Control CSR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|-----|-------------|-------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | • | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | EXT | D_ADDR_CTRL | [2:0] | | Access | | | | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 1 | ## Bits 2:0 - EXTD\_ADDR\_CTRL[2:0] Controls the number of address bits generated by the PE as a source and processed by the PE as the target of an operation. | Value | Description | |--------|------------------------------| | 0b001 | PE supports 34-bit addresses | | Others | Reserved | #### 6.3 PE\_FEATURES\_CAR PE\_FEATURES\_CAR Name: Offset: 0x010 Reset: 0x0 Property: Read-only **Processing Element Features CAR** | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|--------|-----------|------------|-------------|-----|-------------|-------| | | | MEMORY | PROCESSOR | | | | | | | Access | | R | R | | | | | | | Reset | | 0 | 0 | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DEV32_SPRT | | | | | | Access | | | | R | | | | | | Reset | | | | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DEV16_SPRT | EXTD_FEATUR | EXT | D_ADDR_SPRT | [2:0] | | | | | | | ES | | | | | Access | | | | R | R | R | R | R | | Reset | | | | 0 | 0 | 0 | 0 | 0 | Bit 30 - MEMORY PE has physically addressable local address space and can be accessed as an end point through nonmaintenance (that is, non-coherent read and write) operations. This local address space may be limited to local configuration registers, or could be on-chip SRAM, and so on. Bit 29 - PROCESSOR PE physically contains a local processor or similar device that executes code. A device that bridges to an interface that connects to a processor does not count (see bit 31 above). ## Bit 12 - DEV32\_SPRT | Value | Description | |-------|--------------------------------------------| | 0 | PE does not support common transport Dev32 | | 1 | PE supports common transport Dev32 | ## Bit 4 - DEV16 SPRT | Value | Description | |-------|--------------------------------------------| | 0 | PE does not support common transport Dev16 | | 1 | PE supports Dev16 | ### Bit 3 – EXTD\_FEATURES PE can bridge to another interface Bits 2:0 - EXTD\_ADDR\_SPRT[2:0] Indicates the number of address bits supported by the PE both as a source and target of an operation. | Value | Description | |--------|------------------------------| | 0b001 | PE supports 34 bit addresses | | Others | Reserved | **User Guide** DS50003490A-page 30 © 2023 Microchip Technology Inc. ## 6.4 LP\_SRB\_LANE\_HDR Name: LP\_SRB\_LANE\_HDR Offset: 0x1000 Reset: 0x2000000d Property: Read-only Serial Lane Register Block Header. The register contains the extended features pointer (EF\_PTR) to the next extended features block and the EF\_ID that identifies this as the generic end point LP-Serial register lane block header. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------------|----|----|-------|---------|----|----|----| | | EF_PTR[15:8] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | EF_P | TR[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | EF_IC | [15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | EF_II | D[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | Bits 31:16 - EF\_PTR[15:0] Pointer to the next block in the extended features data structure. Bits 15:0 - EF\_ID[15:0] Hard-wired extended features ID of LP-Serial Lane Extended Features Block ## 6.5 LP\_SRB\_HDR Name: LP\_SRB\_HDR Offset: 0x100 Reset: 0x10000001 Property: Read-only LP Serial Register Block Header. The register contains the extended features pointer (EF\_PTR) to the next extended features block and the EF\_ID that identifies this as the generic end point LP-Serial register block header. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------------|----|----|-------|---------|----|----|----| | | EF_PTR[15:8] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | EF_P | ΓR[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | EF_IC | [15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | EF_II | D[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Bits 31:16 – EF\_PTR[15:0] Hard wired pointer to the next block in the data structure, if one exists. Bits 15:0 – EF\_ID[15:0] Hard wired Extended Features Block ID. #### 6.6 LP\_PORT\_GEN\_CTRL LP\_PORT\_GEN\_CTRL Name: Offset: 0x13C Reset: 0x0 Property: Read/Write Reset Port General Control CSR. The bits accessible through the Port General Control CSR are bits that apply to all ports in a device. There is a single copy of each such bit per device. These bits are also accessible through the Port General Control CSR of any other Physical Layers implemented on a device. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|--------|------------|----|----|----|----|----| | | HOST | MASTER | DISCOVERED | | | | | | | Access | R/W | R/W | R/W | | | | | | | Reset | 0 | 0 | 0 | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | _ | | _ | | _ | _ | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Access | | | | | | | | | Bit 31 - HOST A Host device is a device that is responsible for system exploration, initialization, and maintenance. Agent or slave devices are initialized by Host devices. | Value | Description | |-------|-----------------------| | 0 | Agent or slave device | | 1 | Host device | Bit 30 - MASTER The Master Enable bit controls whether or not a device is allowed to issue requests into the system. If the Master Enable is not set, the device may only respond to requests. | Value | Description | |-------|------------------------------------------| | 0 | Processing element cannot issue requests | | 1 | Processing element can issue request | Bit 29 - DISCOVERED This device has been located by the processing element responsible for system configuration. | | , , , , , , , , , , , , , , , , , , , , | |-------|--------------------------------------------------------------| | Value | Description | | 0 | The device has not been previously discovered | | 1 | The device has been discovered by another processing element | **User Guide** DS50003490A-page 33 © 2023 Microchip Technology Inc. ## 6.7 LP\_PORT\_0\_ERR\_STAT Name: LP\_PORT\_0\_ERR\_STAT **Offset:** 0x158 **Reset:** 0x0 Property: Read-only, Read-write 1 to clear Port0 Error and Status CSR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----------|------------|------------|-------------|---------|--------------| | | | | IDLE_SEQ | UENCE[1:0] | FLOW_CONTR | | | | | | | | | | OL_MODE | | | | | Access | | | R | R | R | | | | | Reset | | | 0 | 0 | 0 | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | OUTPUT_RET | OUTPUT_RET | OUTPUT_RET | | | | | | | | RY_ENCOUNT | RIED | RY_STOPPED | | | | | | | | ERED | | | | | | Access | | | | R/W | R | R | | | | Reset | | | | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | INPUT_RETRY | | | | | | | | | | _STOPPED | | | | Access | | | | | | R | | - | | Reset | | | | | | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | PORT_OK | PORT_UNINITI | | | | | | | | | | ALIZED | | Access | | | | | | | R | R | | Reset | | | | | | | 0 | 0 | ### Bits 29:28 - IDLE\_SEQUENCE[1:0] Indicates which IDLE sequence is active. | | • • | |--------|---------------------------| | Value | Description | | 0b00 | Idle sequence 1 is active | | Others | Reserved | ## Bit 27 - FLOW\_CONTROL\_MODE Indicates which flow control mode is active (read-only). | Value | Description | |--------|--------------------------------------------| | 0 | Receiver-controlled flow control is active | | Others | Reserved | **Bit 20 – OUTPUT\_RETRY\_ENCOUNTERED** Output port has encountered a retry condition. This bit is set when bit 18 is set. Once set, remains set until written with a logic 1 to clear. **Bit 19 – OUTPUT\_RETRIED** Output port has received a packet-retry control symbol and cannot make forward progress. This bit is set when bit 18 is set and is cleared when a packet-accepted or a packet-not-accepted control symbol is received. **Bit 18 – OUTPUT\_RETRY\_STOPPED** Output port has received a packet-retry control symbol and is in the "output retry-stopped" state **Bit 10 – INPUT\_RETRY\_STOPPED** Input port is in the "input retry-stopped" state. © 2023 Microchip Technology Inc. User Guide DS50003490A-page 34 ## **Register Map and Descriptions** Bit 1 - PORT\_OK The input and output ports are initialized, and the port is exchanging error-free control symbols with the attached device. Bit 0 – PORT\_UNINITIALIZED Input and output ports are not initialized. This bit and bit 1 are mutually exclusive. DS50003490A-page 35 © 2023 Microchip Technology Inc. **User Guide** #### 6.8 LP\_PORT\_0\_CTRL2 LP\_PORT\_0\_CTRL2 Name: Offset: 0x154 Reset: 0x0 Property: Read-only, Read/Write Port0 Control 2 CSR. These registers are accessed when a local processor or an external device wishes to examine the port baud rate information. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-------------|-------------|--------------|--------------|-------------|-------------|-------------|-------------| | | | SELECTED_B | AUDRATE[3:0] | | | | 1.25_GBAUD_ | 1.25_GBAUD_ | | | | | | | | | SUPPORT | ENABLE | | Access | R | R | R | R | | | R | R/W | | Reset | 0 | 0 | 0 | 0 | | | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | 2.5_GBAUD_S | 2.5_GBAUD_E | 3.125_GBAUD_ | 3.125_GBAUD_ | 5.0_GBAUD_S | 5.0_GBAUD_E | | | | | UPPORT | NABLE | SUPPORT | ENABLE | UPPORT | NABLE | | | | Access | R | R/W | R | R/W | R | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Access | | | | | | | | | Reset ## Bits 31:28 - SELECTED\_BAUDRATE[3:0] Indicates the baud rate at which the initialized port is operating. (read-only). | Value | Description | |--------|------------------| | 0b0000 | No rate selected | | 0b0001 | 1.25 Gbaud | | 0b0010 | 2.5 Gbaud | | 0b0011 | 3.125 Gbaud | | 0b0100 | 5.0 Gbaud | | Others | Reserved | ## Bit 25 - 1.25 GBAUD SUPPORT Indicates whether port operation at 1.25 Gbaud is supported. | | - '' ' | |-------|------------------------------------| | Value | Description | | 0b0 | 1.25 Gbaud operation not supported | | 0b1 | 1.25 Gbaud operation supported | ## Bit 24 - 1.25\_GBAUD\_ENABLE Controls whether port operation at 1.25 Gbaud is enabled. | Value | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------| | 0b0 | 1.25 Gbaud operation disabled | | 0b1 | <ul><li>1.25 Gbaud operation enabled</li><li>Note: The port shall not allow this bit to be set unless it supports 1.25 Gbaud.</li></ul> | ### Bit 23 - 2.5 GBAUD SUPPORT Indicates whether port operation at 2.5 Gbaud is supported | Value | Description | |-------|-----------------------------------| | 0b0 | 2.5 Gbaud operation not supported | | 0b1 | 2.5 Gbaud operation supported | DS50003490A-page 36 **User Guide** © 2023 Microchip Technology Inc. #### Bit 22 – 2.5\_GBAUD\_ENABLE Controls whether port operation at 2.5 Gbaud is enabled. | Value | Description | |-------|--------------------------------------------------------------------------------| | 0b0 | 2.5 Gbaud operation disabled | | 0b1 | 2.5 Gbaud operation enabled | | | Note: The port shall not allow this bit to be set unless it supports 2.5 Gbaud | #### Bit 21 - 3.125 GBAUD SUPPORT Indicates whether port operation at 3.125 Gbaud is supported. | Value | Description | |-------|-------------------------------------| | 0b0 | 3.125 Gbaud operation not supported | | 0b1 | 3.125 Gbaud operation supported | #### Bit 20 – 3.125\_GBAUD\_ENABLE Controls whether port operation at 3.125 Gbaud is enabled. | Value | Description | |-------|----------------------------------------------------------------------------------| | 0b0 | 3.125 Gbaud operation disabled | | 0b1 | 3.125 Gbaud operation enabled | | | Note: The port shall not allow this bit to be set unless it supports 3.125 Gbaud | #### Bit 19 - 5.0\_GBAUD\_SUPPORT Indicates whether port operation at 5.0 Gbaud is supported. | Value | Description | |-------|-----------------------------------| | 0b0 | 5.0 Gbaud operation not supported | | 0b1 | 5.0 Gbaud operation supported | #### Bit 18 – 5.0\_GBAUD\_ENABLE Controls whether port operation at 5.0 Gbaud is enabled. | Value | Description | |-------|--------------------------------------------------------------------------------| | 0b0 | 5.0 Gbaud operation disabled | | 0b1 | 5.0 Gbaud operation enabled | | | Note: The port shall not allow this bit to be set unless it supports 5.0 Gbaud | DS50003490A-page 37 **User Guide** © 2023 Microchip Technology Inc. ## 6.9 LP\_PORT\_0\_CTRL Name: LP\_PORT\_0\_CTRL **Offset:** 0x15C **Reset:** 0x0 Property: Read-only, Read/Write Port0 Control CSR. The port n control registers contain control register bits for individual ports on a processing element. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|----|----|----------|-----------------------------|----|-----|--------------------------|-----------|--| | | | | INITIALI | INITIALIZED_PORT_WIDTH[2:0] | | | PORT_WIDTH_OVERRIDE[2:0] | | | | Access | | | R | R | R | R/W | R/W | R/W | | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | | | Access | | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | | | Access | | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | PORT_TYPE | | | Access | | | | | | | | R | | | Reset | | | | | | | | 0 | | #### Bits 29:27 – INITIALIZED\_PORT\_WIDTH[2:0] Indicates the width of the link after port initialization. | Value | Description | |--------|------------------| | 0b000 | 1 lane (1x mode) | | Others | Reserved | # **Bits 26:24 – PORT\_WIDTH\_OVERRIDE[2:0]** Override for Initialized Port Width. A change in the value of the Port Width Override field causes the port to re-initialize using the new field value. | Value | Description | |--------|-----------------| | 0b000 | No override | | 0b001 | Reserved | | 0b010 | Force 1x lane 0 | | 0b011 | Force 1x lane R | | Others | Reserved | #### Bit 0 - PORT\_TYPE This indicates the port type. | Value | Description | |-------|-------------| | 0b0 | Reserved | | 0b1 | Serial port | © 2023 Microchip Technology Inc. User Guide DS50003490A-page 38 ### 6.10 HOST\_BDID\_LOCK\_CSR Name: HOST\_BDID\_LOCK\_CSR Offset: 0x068 Reset: 0xffff Property: Read/Write Once Host Base Device ID Lock CSR. This register is a write-once/reset-able register which provides a lock function. This register is writable only once after the reset. All subsequent writes after the first write is ignored except when the write data matches the current value of this register. If the write data matches the current value of this register, then register is reset to default value (32'h0000FFFF). After writing this register, a processing element must read this register to verify that it owns the lock before attempting to initialize this processing element. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------------------|-----|-----|-------------|----------------|-----|-----|-----| | | HOST_BASE_DEV_ID[15:8] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | HOST_BASE | _DEV_ID[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | HOST_BASE_I | DEV32_ID[15:8] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | HOST_BASE_ | DEV32_ID[7:0] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Bits 31:16 - HOST\_BASE\_DEV\_ID[15:0] This is the base device ID for the PE that is initializing this PE. **Bits 15:0 – HOST\_BASE\_DEV32\_ID[15:0]** If the Processing Element Features CAR Dev32 Support bit is 0, then this field is reserved and shall have a constant value of 0. If the Processing Element Features CAR Dev32 Support bit is 1, this field contains the most significant 16 bits of the Dev32 base device ID for the PE that is initializing this PE. #### 6.11 LP\_LN0\_STATUS\_0 LP\_LN0\_STATUS\_0 Name: Offset: 0x1010 Reset: 0x0 Property: Read-only, Read on clear Lane0 Status 0 CSR This register contains status information about the local lane transceiver. There is one register per lane, based on the lane width of the generated core. All bits in the register are read-only. Lane0 Status CSRs | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|-----------|------------------|-----------|------------|-------------|---------------|---------------|------------|--| | | | PORT_NUMBER[7:0] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | LANE_NU | MBER[3:0] | | TRANSMITTER | TRANSMITTER | RECEIVER | _TYPE[1:0] | | | | | | | | _TYPE | _MODE | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | RECEIVER | RECEIVER | 8 | B/10B DECODIN | G ERRORS [3:0 | 0] | | | | | | LANE SYNC | LANE READY | | | | | | | Access | | | R | R | R | R | R | R | | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | LANE SYNC | | | | | | | | | | | STATE | | | | | | | | | | | CHANGE | | | | | | | | | | Access | R | | | | | | | | | | Reset | 0 | | | | | | | | | Bits 31:24 - PORT\_NUMBER[7:0] Port number to which lane is assigned. Hard-wired to 0x00. Bits 23:20 - LANE\_NUMBER[3:0] The number of the lane within the port to which the lane is assigned. n is the Lane number. Hard wired to 0b0000 for Lane 0, and 0b0001 for Lane 1 #### Bit 19 - TRANSMITTER\_TYPE Transmitter type. | Value | • | Description | |-------|----|-------------| | 0b0 | | Short run | | Othe | rs | Reserved | #### Bit 18 - TRANSMITTER\_MODE Transmitter operating mode. | Value | Description | |--------|-------------| | 0b0 | Short run | | Others | Reserved | #### Bits 17:16 - RECEIVER TYPE[1:0] Receiver type. | • = - = | | |---------|-------------| | Value | Description | | 0b00 | Short run | | Others | Reserved | #### Bit 13 - RECEIVER LANE SYNC Indicates the state of the lane\_sync signal DS50003490A-page 40 **User Guide** © 2023 Microchip Technology Inc. Bit 12 – RECEIVER LANE READY Indicates the state of the lane\_ready signal. Bits 11:8 - 8B/10B DECODING ERRORS [3:0] Indicates the number of 8B/10B decoding errors that have been detected for this lane since the register was last read. This field is reset to 0b0000 when the register is read (errors during the read might be dropped). If >15 errors are received before the register is cleared, the register holds the value of 0b1111. Bit 7 - LANE SYNC STATE CHANGE When set, indicates that there has been a change in the value of the lane\_sync signal. Resets to 0b0 when the register is read. # 6.12 LCSBA1\_CSR Name: LCSBA1\_CSR Offset: 0x05C Reset: 0x0 Property: Read/Write Local Configuration Space Base Address 1 CSR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|-------|--------------|-----|-----|-----| | | | | | | LCSBA[30:24] | | | | | Access | | R/W | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | LCSBA | [23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | LCSB/ | A[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | LCSB | A[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 30:0 - LCSBA[30:0] Bits [33:3] of a 34-bit local physical address # 6.13 DEV\_INFO\_CAR Name: DEV\_INFO\_CAR Offset: 0x004 Reset: 0x0 Property: Read-only Device Info CAR | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|-----------------------|-----------------------------------------|-----------------------------------------|------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | DEV_RE | V[31:24] | | | | | R | R | R | R | R | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | DEV_RE | V[23:16] | | | | | R | R | R | R | R | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DEV_RI | EV[15:8] | | | | | R | R | R | R | R | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DEV_R | EV[7:0] | | | | | R | R | R | R | R | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R 0 23 R 0 15 R 0 7 R | R R O O O O O O O O O O O O O O O O O O | R R R R O O O O O O O O O O O O O O O O | DEV_RE R R R R R R Q Q Q Q | DEV_REV[31:24] R | DEV_REV[31:24] R R R R R R R R 0 0 0 0 0 0 0 0 23 22 21 20 19 18 DEV_REV[23:16] R R R R R R R R 0 0 0 0 0 0 0 15 14 13 12 11 10 DEV_REV[15:8] R R R R R R R R 0 0 0 0 0 0 0 7 6 5 4 3 2 DEV_REV[7:0] R R R R R R R | DEV_REV[31:24] R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R <th< td=""></th<> | Bits 31:0 - DEV\_REV[31:0] Device Revision Level identifies the revision level of the device #### DEV32\_BDID\_CSR 6.14 Name: DEV32\_BDID\_CSR Offset: 0x064 Reset: 0x0 Read/Write Property: Dev32 Base Device ID CSR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|------------|-------------|-----|-----|-----| | | | | | DEV32_BDID | _CSR[31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DEV32_BDID | _CSR[23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DEV32_BDII | D_CSR[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DEV32_BDI | D_CSR[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 31:0 - DEV32\_BDID\_CSR[31:0] This is the Dev32 device ID of the device (must be valid for end point device and if bit 12 of the Processing Element Features CAR is set) #### 6.15 DEV\_ID\_CAR Name: DEV\_ID\_CAR 0x000 Offset: Reset: 0x0 Property: Read-only Device Identity CAR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|---------|------------|----|----|----| | | | | | DEV_I | D[15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DEV_ | ID[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DEV_VEN | N_ID[15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DEV_VE | N_ID[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 31:16 - DEV\_ID[15:0] Device Identifier identifies the type of device from the vendor Bits 15:0 - DEV\_VEN\_ID[15:0] Device Vendor Identifier identifies the type of device from the vendor ### 6.16 DEST\_OPR\_CAR Name: DEST\_OPR\_CAR Offset: 0x01C Reset: 0x0 Property: Read-only Processing Element Features CAR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------------------------|--------------------------|--------------------------|--------------------------|--------------------------------|----------------|----|-----------------|--------------| | | | | | | | | | | | Access | | | | | | | | _ | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | 1 | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DEGE 101/DIE | | | | DECT 47014/D | | | DEST_NREAD | DEST_NWRITE | DEST_SWRITE | DEST_NWRITE | | | DEST_ACSWP | DEST_ATSWP | | | DEST_NREAD | DEST_NWRITE | DEST_SWRITE | | | | DEST_ACSWP | DEST_ATSWP | | Access | DEST_NREAD<br>R | DEST_NWRITE<br>R | DEST_SWRITE<br>R | DEST_NWRITE<br>R<br>R | | | DEST_ACSWP<br>R | R R | | | | | | _R | | | _ | _ | | Access | R | R | R | _R<br>R | | | R | R | | Access | R | R | R | _R<br>R | 3 | 2 | R | R | | Access<br>Reset | R<br>0 | R<br>0 | R<br>0 | _R<br>R<br>0 | | 2 | R | R<br>0 | | Access<br>Reset | R<br>0<br>7 | R<br>0<br>6 | R<br>0<br>5 | _R<br>R<br>0 | 3 | 2 | R | R<br>0 | | Access<br>Reset<br>Bit | R<br>0<br>7<br>DEST_AINC | R<br>0<br>6<br>DEST_ADEC | R<br>0<br>5<br>DEST_ASET | _R<br>R<br>0<br>4<br>DEST_ACLR | 3<br>DEST_ASWP | 2 | R | R<br>0 | Bit 15 - DEST\_NREAD PE supports read operation. Bit 14 - DEST\_NWRITE PE supports write operation. **Bit 13 – DEST\_SWRITE** PE supports streaming-write operation. Bit 12 – DEST\_NWRITE\_R PE supports write-with-response operation. Bit 9 - DEST\_ACSWP PE supports atomic compare-and-swap operation. Bit 8 - DEST\_ATSWP PE supports test-and-swap operation. Bit 7 - DEST\_AINC PE supports atomic increment operation. Bit 6 - DEST\_ADEC PE supports atomic decrement operation. Bit 5 - DEST\_ASET PE supports atomic set operation. Bit 4 – DEST\_ACLR PE supports atomic clear operation. Bit 3 - DEST\_ASWP PE supports atomic swap operation. # 6.17 COMP\_TAG\_CSR Name: COMP\_TAG\_CSR Offset: 0x06C Offset: 0x06C Reset: 0x0 Property: Read/Write Component Tag CSR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|----------|-------------|-----|-----|-----| | | | | | COMP_TAG | _CSR[31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | COMP_TAG | _CSR[23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | COMP_TAG | S_CSR[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | COMP_TA | G_CSR[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 31:0 - COMP\_TAG\_CSR[31:0] This is a component tag for PE. #### BDID\_CSR 6.18 Name: BDID\_CSR 0x060 Offset: Reset: 0x0 Property: Read/Write Base Device ID CSR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|------------|---------------|-----|-----|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DEV8_BASE | _DEV_ID[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | - | | DEV16_BASE | _DEV_ID[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DEV16_BASE | _DEV_ID[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | Bits 23:16 - DEV8\_BASE\_DEV\_ID[7:0] This is the Dev8 device ID of the device (endpoint devices only) **Bits 15:0 – DEV16\_BASE\_DEV\_ID[15:0]** This is the Dev16 device ID of the device (must be valid for end point device and if bit 4 of the Processing Element Features CAR is set) # 6.19 ASSY\_INFO\_CAR Name: ASSY\_INFO\_CAR Offset: 0x00C Reset: 0x0 Property: Read-only Assembly Information CAR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------------|----|----|------------|---------------|----|----|----| | | ASSY_REV[15:8] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | ASSY_ | REV[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | EXTD_FEATU | RES_PTR[15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | EXTD_FEATU | IRES_PTR[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 31:16 - ASSY\_REV[15:0] Assembly Revision Level identifies the revision level of the assembly Bits 15:0 - EXTD\_FEATURES\_PTR[15:0] Extended Features Pointer Pointer to first entry in Extended Feature List # 6.20 ASSY\_ID\_CAR Name: ASSY\_ID\_CAR Offset: 0x008 Reset: 0x0 Property: Read-only Assembly Identity CAR | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|---------|------------|----|----|----| | | | | | ASSY_ | ID[15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | ASSY_ | _ID[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | ASSY_VE | N_ID[15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ASSY_VE | EN_ID[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 31:16 - ASSY\_ID[15:0] Assembly Identifier identifies the type of assembly from the vendor **Bits 15:0 – ASSY\_VEN\_ID[15:0]** Assembly Vendor Identifier identifies the vendor that manufactured the assembly or subsytem containing the device # 7. Testing of CoreSRIO This core has been validated using the PolarFire evaluation board in the external loopback mode only. ### 8. Additional References For updates and additional information about the software, devices, and hardware, visit the **Intellectual Property** pages on the Microchip FPGAs and PLDs website. #### 8.1 Known Issues and Workarounds There are no known limitations and workarounds for CoreSRIO v2.0 because this is the initial release. #### 8.2 Discontinued Features and Devices There are no discontinued features and devices for CoreSRIO v2.0 because this is the initial release. # 8.3 Ordering Codes Order CoreSRIO through your local Microchip sales representative or through microchipDIRECT. Use the following number convention when ordering: CoreSRIO-XX. XX is listed in the following table. Table 8-1. Ordering Codes | XX | Description | | | | | | |------|-----------------------------------------------------------|--|--|--|--|--| | ОМ | Obfuscated RTL node locked license for Windows platform | | | | | | | RM | RTL source node locked license for Windows platform | | | | | | | OMFL | Obfuscated floating license for Windows or Linux platform | | | | | | | RMFL | RTL source floating license for Windows or Linux platform | | | | | | #### Glossary 9. Following are the list of terms and definitions used in the document. **Table 9-1. Terms and Definitions** | Term | Definition | |------|------------------------------------| | AXI4 | AMBA Advanced eXtensible Interface | | CAR | Capability Register | | CDC | Clock Domain Crossing | | CRC | Cyclic Redundancy Check | | CSR | Control and Status Register | | PCS | Physical Coding Sublayer | | PHY | Physical Layer | | PMA | Physical Media Access | | RTL | Register Transfer Level | | SRIO | Serial Rapid IO | # 10. Revision History The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the current publication. | Revision | Date | Description | |----------|---------|-----------------| | A | 02/2023 | Initial release | ## **Microchip FPGA Support** Microchip FPGA products group backs its products with various support services, including Customer Service, Customer Technical Support Center, a website, and worldwide sales offices. Customers are suggested to visit Microchip online resources prior to contacting support as it is very likely that their queries have been already answered. Contact Technical Support Center through the website at www.microchip.com/support. Mention the FPGA Device Part number, select appropriate case category, and upload design files while creating a technical support case. Contact Customer Service for non-technical product support, such as product pricing, product upgrades, update information, order status, and authorization. - From North America, call 800.262.1060 - From the rest of the world, call 650.318.4460 - Fax, from anywhere in the world, 650.318.8044 ### Microchip Information ### The Microchip Website Microchip provides online support via our website at www.microchip.com/. This website is used to make files and information easily available to customers. Some of the content available includes: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # Product Change Notification Service Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, go to www.microchip.com/pcn and follow the registration instructions. # **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - Local Sales Office - Embedded Solutions Engineer (ESE) - **Technical Support** Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document. **User Guide** Technical support is available through the website at: www.microchip.com/support # Microchip Devices Code Protection Feature Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions. - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products. ### **Legal Notice** This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">www.microchip.com/en-us/support/design-help/client-support-services</a>. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet- Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM- ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2023, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved. ISBN: 978-1-6683-1913-0 ### **Quality Management System** For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. # **Worldwide Sales and Service** | ASIA/PACIFIC Lorporate Office 2355 West Chandler Blvd. Tel: 42-98986-8733 Tel: 91-90-3090-4444 Tel: 43-7242-2244-39 Tel: 480-792-7200 Tel: 86-10-8569-7000 Tel: 91-11-4160-8831 Denmark - Copenhagen Tel: 480-792-7277 China - Chengdu India - New Delhi Fax: 43-7242-2244-39 Tel: 91-92-7277 China - Chengdu India - New Delhi Fax: 43-7242-2244-39 Tel: 91-92-7277 China - Chengdu India - New Delhi Tel: 48-4485-5910 Tel: 48-0792-7277 China - Chengdu India - New Delhi Tel: 45-4485-5829 Tel: 91-20-4121-0141 Fax: 45-4485-5829 Tel: 86-28-8665-5511 Tel: 91-20-4121-0141 Fax: 45-4485-5829 Tel: 86-28-8665-5511 Tel: 91-20-4121-0141 Fax: 45-4485-5829 Tel: 81-6-6152-7160 Tel: 388-9-4520-820 Tel: 38-69-4520-820 Tel: 38-69-4520-820 Tel: 38-69-4520-820 Tel: 38-69-4520-820 Tel: 38-69-4520-820 Tel: 38-6-618-7160 Tel: 38-29-4520-820 Tel: 31-6-6152-7160 Tel: 33-1-69-30-90-79 Tel: 49-879-814 Tel: 66-20-8755-8029 Tel: 82-58-744-430 Tel: 49-8931-9700 Tel: 49-8931-9700 Tel: 49-8931-9700 Tel: 49-8931-9700 Tel: 49-8931-9700 Tel: 49-2129-3766400 49-2129- | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------------|----------------------|-----------------------| | Chandler, AZ 85224-6199 | AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE | | Chanaler, AZ 85224-6199 | Corporate Office | Australia - Sydney | India - Bangalore | Austria - Wels | | Tel: 480.792-7207 Fax: 480-792-7277 China - Chengdu Fax: 480-792-7277 China - Chengdu Tel: 68-28-8665-5511 Tel: 91-20-4121-0141 Japan - Osaka Tel: 86-28-8665-5511 Tel: 91-20-4121-0141 Japan - Osaka Finland - Espoo Tel: 86-28-8980-9588 Tel: 81-6-6152-7160 Japan - Tokyo France - Paris Tel: 68-769-8702-9880 Tel: 81-6-6152-7160 Japan - Tokyo Tel: 86-28-8980-9588 Tel: 81-6-6152-7160 Japan - Tokyo Tel: 33-1-69-53-63-20 Tel: 678-957-9614 Tel: 68-62-875-8029 Tel: 81-6-880-3770 Tel: 678-957-9614 Tel: 68-20-875-8029 Tel: 82-55-744-4301 Tel: 86-20-875-8029 Tel: 82-55-744-4301 Tel: 82-25-347-200 Tel: 82-53-744-4301 Tel: 82-25-347-200 Tel: 82-55-47200 Tel: 82-55-47200 Tel: 82-25-47200 Tel: 82-25-3370 China - Hong Kong SAR Tel: 60-3-7651-7906 Germany - Haan Tel: 49-713-172400 Tel: 49-9891-9700 Westborough, MA China - Nanjing Tel: 774-760-0087 Tel: 86-52-8473-2460 Tel: 86-52-8479-2460 Tel: 60-3-7651-7906 Germany - Hailbronn Tel: 49-713-172400 Tel: 63-2-634-9065 Tel: 63-2-634-9065 Tel: 63-2-634-9065 Tel: 63-2-634-8870 Tel: 63-2-634-9065 Tel: 68-52-85071 Tel: 63-2-2850071 Tel: 68-2-2-3326-8000 Tel: 68-532-850075 China - Shenzhen Tel: 86-2-2-3326-8000 Tel: 86-532-3880 Dallas Tel: 86-186-6233-1526 Tel: 88-3-72-3830 Tel: 88-3-72-3830 Tel: 88-3-78-386 Tel: 39-78-386 Tel: 39-73-845 Tel: 39-0331-4466781 Tel: 49-80331-742611 Tel: 88-2-2508-8800 Tel: 88-72-13-7830 Tel: 88-2-2508-8800 | 2355 West Chandler Blvd. | Tel: 61-2-9868-6733 | Tel: 91-80-3090-4444 | Tel: 43-7242-2244-39 | | Fax: 480-792-7277 | Chandler, AZ 85224-6199 | China - Beijing | India - New Delhi | Fax: 43-7242-2244-393 | | Technical Support: | Tel: 480-792-7200 | Tel: 86-10-8569-7000 | Tel: 91-11-4160-8631 | Denmark - Copenhagen | | www.microchip.com/support China - Chongqing Japan - Osaka Finland - Espoo Web Address: Tel: 86-23-8880-9588 Tel: 81-6-152-7160 Tel: 358-9-4520-820 Multh, GA China - Dongguan Tel: 81-3-6880-3770 Tel: 33-1-69-53-63-20 Duluth, GA China - Guangzhou Korea - Daegu Fax: 33-1-69-30-90-079 Tel: 678-957-9614 Tel: 86-20-8755-8029 Tel: 82-25-744-4401 Germany - Garching Fax: 678-957-1455 China - Hangthou Korea - Seoul Tel: 49-8931-9700 Austin, TX Tel: 66-71-8792-8115 Tel: 82-257-42700 Germany - Garching Boston Tel: 86-225-8473-5100 Tel: 60-3-7651-7906 Germany - Heilbronn Westborough, MA China - Nanjing Malaysia - Penang Tel: 49-713-72400 Fax: 774-760-0087 Tel: 86-25-8473-2460 Tel: 60-2-227-8870 Germany - Heilbronn Fax: 774-760-0088 China - Shanghai Tel: 60-4227-8870 Germany - Heilbronn Itasca, IL China - Shanghai Tel: 63-2-834-8370 Tel: 49-721-625370 Dalias Tel: 86-21-3326-8000 Tel: 63-2-834-8870 Tel: 49-89-627-144-0 < | Fax: 480-792-7277 | China - Chengdu | India - Pune | Tel: 45-4485-5910 | | Tel: 86-23-8980-9588 | Technical Support: | Tel: 86-28-8665-5511 | Tel: 91-20-4121-0141 | Fax: 45-4485-2829 | | Maturation | www.microchip.com/support | China - Chongqing | Japan - Osaka | Finland - Espoo | | Tel: 86-769-8702-9880 | Web Address: | Tel: 86-23-8980-9588 | Tel: 81-6-6152-7160 | Tel: 358-9-4520-820 | | Duluth, GA | www.microchip.com | China - Dongguan | Japan - Tokyo | France - Paris | | Tel: 678-957-9614 Fax: 678-957-14455 China - Hangzhou Korea - Seoul Tel: 49-9391-9700 Tel: 49-9391-9700 Tel: 49-9391-9700 Tel: 49-9391-9700 Tel: 62-25-47-44-4301 Tel: 512-257-3370 China - Hong Kong SAR Tel: 6512-257-3370 Tel: 65-27-45-400 Tel: 60-3-7651-7906 Tel: 49-721-766-000 Tel: 60-3-7651-7906 Tel: 49-721-766-000 Tel: 60-4-227-8870 60-4-227-887 | Atlanta | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770 | Tel: 33-1-69-53-63-20 | | Fax: 678-957-1455 | Duluth, GA | China - Guangzhou | Korea - Daegu | Fax: 33-1-69-30-90-79 | | Tel: 86-571-8792-8115 Tel: 82-2-554-7200 Germany - Haan | Tel: 678-957-9614 | Tel: 86-20-8755-8029 | Tel: 82-53-744-4301 | Germany - Garching | | Tel: 512-257-3370 | | _ | | | | Boston | Austin, TX | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200 | Germany - Haan | | Westborough, MA | Tel: 512-257-3370 | | • | | | Tel: 774-760-0087 Fax: 774-760-0088 China - Qingdao Chicago Itel: 86-532-8502-7355 Chicago Itel: 68-632-8502-7355 Tel: 63-2-634-9065 Germany - Karlsruhe Tel: 49-721-625370 Tel: 49-721-625370 Tel: 49-721-625370 Tel: 49-721-625370 Tel: 49-89-627-144-0 Tel: 63-2-634-9065 Germany - Munich Tel: 49-89-627-144-0 Tel: 63-2-634-9065 Tel: 49-89-627-144-0 Tel: 63-2-634-8000 Tel: 63-2-634-870 Fax: 49-89-627-144-4 Fax: 630-285-0075 China - Shenyang Taiwan - Hsin Chu Germany - Rosenheim Tel: 49-8031-354-560 49-8031-3 | | | | _ | | Fax: 774-760-0088 | - | , • | | | | Chicago | | | | _ | | Itasca, IL | | _ | | | | Tel: 630-285-0071 Fax: 630-285-0075 China - Shenyang Tel: 86-21-3326-8000 Tel: 86-24-2334-2829 Tel: 86-3-577-8366 Tel: 49-8031-354-560 Addison, TX China - Shenzhen Tel: 86-755-8864-2200 Tel: 86-7-213-7830 Tel: 86-7-213-7830 Tel: 972-818-7423 Tel: 86-755-8864-2200 Tel: 86-7-213-7830 Tel: 86-7-213-7830 Tel: 972-9-744-7705 Tel: 86-7-213-7830 Tel: 86-7-213-7830 Tel: 972-9-744-7705 Tel: 86-7-213-7830 Tel: 86-7-213-7830 Tel: 39-0331-742611 Tel: 86-8-23-31526 Tel: 86-2-2508-8600 Tel: 39-0331-742611 Tel: 248-848-4000 Tel: 86-27-5980-5300 Tel: 66-2-694-1351 Tel: 66-2-694-1351 Tel: 86-29-8833-7252 Tel: 86-29-8833-7252 Tel: 86-29-8833-7252 Tel: 86-29-8833-7252 Tel: 86-29-8833-7252 Tel: 86-29-8833-7252 Tel: 86-756-3210040 86-756-756-750 Tel: 86-756-750 86-7 | | | | _ | | Fax: 630-285-0075 | ' | _ | | | | Dallas Tel: 86-24-2334-2829 Tel: 886-3-577-8366 Tel: 49-8031-354-560 Addison, TX China - Shenzhen Taiwan - Kaohsiung Israel - Ra'anana Tel: 972-818-7423 Tel: 86-755-8864-2200 Tel: 886-7-213-7830 Tel: 972-9-744-7705 Fax: 972-818-2924 China - Suzhou Taiwan - Taipei Italy - Milan Detroit Tel: 86-186-6233-1526 Tel: 886-2-2508-8600 Tel: 39-0331-742611 Novi, MI China - Wuhan Thailand - Bangkok Fax: 39-0331-466781 Tel: 248-848-4000 Tel: 86-27-5980-5300 Tel: 66-2-694-1351 Italy - Padova Houston, TX China - Xian Vietnam - Ho Chi Minh Tel: 39-049-7625286 Tel: 88-29-8833-7252 Tel: 84-28-5448-2100 Netherlands - Drunen Indianapolis China - Xiamen Tel: 84-28-5448-2100 Netherlands - Drunen Noblesville, IN Tel: 86-592-2388138 Tel: 86-592-2388138 Tel: 47-7284388 Tel: 317-773-8323 China - Zhuhai Tel: 86-756-3210040 Tel: 47-7284388 Los Angeles Tel: 949-462-9523 Tel: 40-21-407-87-50 Mission Viejo, CA Tel: 949-462-96 | | | | | | Taiwan - Kaohsiung Israel - Ra'anana Tel: 972-818-7423 Tel: 86-755-8864-2200 Tel: 886-7-213-7830 Tel: 972-9-744-7705 Italy - Milan | | | | _ | | Tel: 972-818-7423 Fax: 972-818-7924 China - Suzhou Tel: 86-755-8864-2200 Taiwan - Taipei Tel: 39-0331-742611 Tel: 39-0331-742611 Tel: 248-848-4000 Tel: 86-27-5980-5300 Tel: 66-2-694-1351 Tel: 281-894-5983 Tel: 86-29-8833-7252 Indianapolis Noblesville, IN Tel: 317-773-8323 Tel: 317-773-8453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9523 Fax: 949-462-9608 Tel: 86-755-8864-2200 Tel: 886-7-213-7830 Tel: 886-7-213-7830 Tel: 886-7-213-7830 Tel: 886-7-213-7830 Tel: 886-2-2508-8600 89-2-031-466781 Italy - Nadova Tel: 39-0331-742611 Tel: 39-0331-742611 Tel: 89-031-466781 Italy - Nadova Tel: 39-0331-742611 48-28-5448-2100 Netherlands - Drunen Tel: 39-049-7625286 Netherlands - Drunen Tel: 39-049-7625286 Netherlands - Drunen Tel: 47-7284388 Poland - Warsaw Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 Spain - Madrid | | | | | | Fax: 972-818-2924 China - Suzhou Taiwan - Taipei Italy - Milan Detroit Tel: 86-186-6233-1526 Tel: 886-2-2508-8600 Tel: 39-0331-742611 Novi, MI China - Wuhan Thailand - Bangkok Fax: 39-0331-466781 Tel: 248-848-4000 Tel: 86-27-5980-5300 Tel: 66-2-694-1351 Italy - Padova Houston, TX China - Xian Vietnam - Ho Chi Minh Tel: 39-049-7625286 Tel: 281-894-5983 Tel: 86-29-8833-7252 Tel: 84-28-5448-2100 Netherlands - Drunen Indianapolis China - Xiamen Tel: 84-28-5448-2100 Netherlands - Drunen Indianapolis, 17-773-8323 China - Zhuhai Norway - Trondheim Fax: 317-773-5453 Tel: 86-756-3210040 Norway - Trondheim Tel: 317-536-2380 Tel: 86-756-3210040 Tel: 48-22-3325737 Mission Viejo, CA Romania - Bucharest Tel: 40-21-407-87-50 Fax: 949-462-9523 Fax: 949-462-9608 Spain - Madrid | | | _ | | | Detroit Tel: 86-186-6233-1526 Tel: 86-2-2508-8600 Tel: 39-0331-742611 Novi, MI China - Wuhan Thailand - Bangkok Fax: 39-0331-466781 Tel: 248-848-4000 Tel: 86-27-5980-5300 Tel: 66-2-694-1351 Italy - Padova Houston, TX China - Xian Vietnam - Ho Chi Minh Tel: 39-049-7625286 Tel: 281-894-5983 Tel: 86-29-8833-7252 Tel: 84-28-5448-2100 Netherlands - Drunen Indianapolis China - Xiamen Tel: 84-28-5448-2100 Netherlands - Drunen Tel: 317-773-8323 China - Zhuhai Norway - Trondheim Fax: 317-536-2380 Tel: 86-756-3210040 Norway - Trondheim Los Angeles Tel: 949-462-9523 Romania - Bucharest Fax: 949-462-9608 Tel: 40-21-407-87-50 Spain - Madrid | | | | | | Novi, MI | | | • | _ | | Tel: 248-848-4000 Houston, TX China - Xian Tel: 86-27-5980-5300 China - Xian Tel: 281-894-5983 Tel: 86-29-8833-7252 Indianapolis Noblesville, IN Tel: 317-773-8323 Tel: 317-773-5453 Tel: 86-756-3210040 Tel: 86-756-3210040 Tel: 84-28-5448-2100 Tel: 84-28-5448-2100 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-72884388 Poland - Warsaw Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 Spain - Madrid | | | | | | Houston, TX | , i | | _ | | | Tel: 281-894-5983 Indianapolis China - Xiamen Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 86-756-3210040 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 86-29-8833-7252 Tel: 84-28-5448-2100 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-72884388 Poland - Warsaw Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 Spain - Madrid | | | | _ | | Indianapolis China - Xiamen Tel: 31-416-690399 Noblesville, IN Tel: 86-592-2388138 Fax: 31-416-690340 Tel: 317-773-8323 China - Zhuhai Norway - Trondheim Fax: 317-536-2380 Tel: 86-756-3210040 Tel: 47-72884388 Los Angeles Poland - Warsaw Mission Viejo, CA Romania - Bucharest Tel: 949-462-9523 Tel: 40-21-407-87-50 Fax: 949-462-9608 Spain - Madrid | - | | | | | Noblesville, IN Tel: 86-592-2388138 Tel: 317-773-8323 China - Zhuhai Fax: 317-773-5453 Tel: 86-756-3210040 Tel: 47-72884388 Poland - Warsaw Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Fax: 31-416-690340 Norway - Trondheim Tel: 47-72884388 Poland - Warsaw Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 Spain - Madrid | | | 1ei. 04-20-3440-2100 | | | Tel: 317-773-8323 China - Zhuhai Norway - Trondheim Fax: 317-773-5453 Tel: 86-756-3210040 Tel: 47-72884388 Tel: 317-536-2380 Poland - Warsaw Los Angeles Tel: 48-22-3325737 Mission Viejo, CA Romania - Bucharest Tel: 949-462-9523 Tel: 40-21-407-87-50 Fax: 949-462-9608 Spain - Madrid | • | | | | | Fax: 317-773-5453 Tel: 86-756-3210040 Tel: 47-72884388 Tel: 317-536-2380 Poland - Warsaw Los Angeles Tel: 48-22-3325737 Mission Viejo, CA Romania - Bucharest Tel: 949-462-9523 Tel: 40-21-407-87-50 Fax: 949-462-9608 Spain - Madrid | | | | | | Tel: 317-536-2380 Poland - Warsaw Los Angeles Tel: 48-22-3325737 Mission Viejo, CA Romania - Bucharest Tel: 949-462-9523 Tel: 40-21-407-87-50 Fax: 949-462-9608 Spain - Madrid | | | | _ | | Los Angeles Tel: 48-22-3325737 Mission Viejo, CA Romania - Bucharest Tel: 949-462-9523 Tel: 40-21-407-87-50 Fax: 949-462-9608 Spain - Madrid | | 161. 66 766 62 166 16 | | | | Mission Viejo, CA Romania - Bucharest Tel: 949-462-9523 Tel: 40-21-407-87-50 Fax: 949-462-9608 Spain - Madrid | | | | | | Tel: 949-462-9523 Tel: 40-21-407-87-50 Spain - Madrid | <u>.</u> | | | | | Fax: 949-462-9608 Spain - Madrid | - | | | | | | Fax: 949-462-9608 | | | | | | Tel: 951-273-7800 | | | Tel: 34-91-708-08-90 | | Raleigh, NC Fax: 34-91-708-08-91 | | | | | | Tel: 919-844-7510 Sweden - Gothenberg | • . | | | | | New York, NY Tel: 46-31-704-60-40 | | | | _ | | Tel: 631-435-6000 Sweden - Stockholm | • | | | | | San Jose, CA Tel: 46-8-5090-4654 | | | | | | Tel: 408-735-9110 UK - Wokingham | • | | | UK - Wokingham | | Tel: 408-436-4270 Tel: 44-118-921-5800 | Tel: 408-436-4270 | | | _ | | <b>Canada - Toronto</b> Fax: 44-118-921-5820 | Canada - Toronto | | | Fax: 44-118-921-5820 | | Tel: 905-695-1980 | Tel: 905-695-1980 | | | | | Fax: 905-695-2078 | Fax: 905-695-2078 | | | |